# PrimeCell<sup>®</sup> UART (PL011)

Revision: r1p4

**Technical Reference Manual** 



# PrimeCell UART (PL011) Technical Reference Manual

Copyright © 2000, 2001, 2005 ARM Limited. All rights reserved.

#### **Release Information**

The following changes have been made to this document.

### **Change History**

| Date             | Issue | Confidentiality  | Change                                                                                              |
|------------------|-------|------------------|-----------------------------------------------------------------------------------------------------|
| 12 July 2000     | A     | Open Access      | First release.                                                                                      |
| 18 August 2000   | В     | Open Access      | Change to signal names in Fig 2-1, changes to bits in Figs 4-1, 4-3.                                |
| 9 February 2001  | C     | Open Access      | Change to Figure 2-7. Note added to para 3.3.6.                                                     |
| 15 February 2001 | D     | Open Access      | Text change to pages 2-9, and 2-12.                                                                 |
| 14 December 2001 | Е     | Open Access      | Text changes to pages 3-13, 3-14, and 3-17.                                                         |
| 01 november 2005 | F     | Non-confidential | Update to add Errata 01, history of product revision, fix for defect 326409, update change history. |

# **Proprietary Notice**

Words and logos marked with  $^{\circ}$  or  $^{\text{tot}}$  are registered trademarks or trademarks owned by ARM Limited, except as otherwise stated below in this proprietary notice. Other brands and names mentioned herein may be the trademarks of their respective owners.

Neither the whole nor any part of the information contained in, or the product described in, this document may be adapted or reproduced in any material form except with the prior written permission of the copyright holder.

The product described in this document is subject to continuous developments and improvements. All particulars of the product and its use contained in this document are given by ARM in good faith. However, all warranties implied or expressed, including but not limited to implied warranties of merchantability, or fitness for purpose, are excluded.

This document is intended only to assist the reader in the use of the product. ARM Limited shall not be liable for any loss or damage arising from the use of any information in this document, or any error or omission in such information, or any incorrect use of the product.

# **Confidentiality Status**

This document is Non-Confidential. The right to use, copy and disclose this document may be subject to license restrictions in accordance with the terms of the agreement entered into by ARM and the party that ARM delivered this document to.

### **Product Status**

The information in this document is final, that is for a developed product.

# **Web Address**

http://www.arm.com

# Contents

# PrimeCell UART (PL011) Technical Reference Manual

|           | Preta |                                       |      |
|-----------|-------|---------------------------------------|------|
|           |       | About this manual                     | xi   |
|           |       | Feedback                              | xv   |
| Chapter 1 | Intro | oduction                              |      |
| •         | 1.1   | About the UART                        | 1-2  |
|           | 1.2   | Product revision information          | 1-5  |
| Chapter 2 | Fund  | ctional Overview                      |      |
|           | 2.1   | Overview                              |      |
|           | 2.2   | Functional description                | 2-4  |
|           | 2.3   | IrDA SIR ENDEC functional description | 2-8  |
|           | 2.4   | Operation                             |      |
|           | 2.5   | UART modem operation                  | 2-17 |
|           | 2.6   | UART hardware flow control            | 2-18 |
|           | 2.7   | UART DMA interface                    | 2-20 |
| Chapter 3 | Prog  | grammer's Model                       |      |
| •         | 3.1   | About the programmer's model          | 3-2  |
|           | 3.2   | Summary of registers                  | 3-3  |
|           |       |                                       |      |

|            | 3.3  | Register descriptions                | 3-5 |
|------------|------|--------------------------------------|-----|
|            | 3.4  | Interrupts                           |     |
| Chapter 4  | Prog | grammer's Model for Test             |     |
| •          | 4.1  | Test harness overview                | 4-2 |
|            | 4.2  | Scan testing                         |     |
|            | 4.3  | Summary of test registers            |     |
|            | 4.4  | Test register descriptions           |     |
|            | 4.5  | Integration testing of block inputs  |     |
|            | 4.6  | Integration testing of block outputs |     |
|            | 4.7  | Integration test summary             |     |
| Appendix A | Sign | al Descriptions                      |     |
| • •        | A.1  | AMBA APB signals                     | A-2 |
|            | A.2  | On-chip signals                      | A-3 |
|            | A 3  | Signals to pads                      |     |

# List of Tables PrimeCell UART (PL011) Technical Reference Manual

|            | Change History                                           | ii   |
|------------|----------------------------------------------------------|------|
| Table 2-1  | Receive FIFO bit functions                               | 2-13 |
| Table 2-2  | Meaning of modem input/output in DTE and DCE modes       | 2-17 |
| Table 2-3  | Control bits to enable and disable hardware flow control | 2-18 |
| Table 2-4  | DMA trigger points for the transmit and receive FIFOs    | 2-21 |
| Table 3-1  | Register summary                                         | 3-3  |
| Table 3-2  | UARTDR register                                          | 3-6  |
| Table 3-3  | UARTRSR/UARTECR register                                 | 3-7  |
| Table 3-4  | UARTFR register                                          |      |
| Table 3-5  | UARTILPR register                                        | 3-9  |
| Table 3-6  | UARTIBRD register                                        | 3-10 |
| Table 3-7  | UARTFBRD register                                        |      |
| Table 3-8  | Typical baud rates and divisors                          | 3-11 |
| Table 3-9  | Typical baud rates and integer and fractional divisors   | 3-12 |
| Table 3-10 | UARTLCR_H register                                       | 3-13 |
| Table 3-11 | Truth table                                              | 3-14 |
| Table 3-12 | UARTCR register                                          | 3-15 |
| Table 3-13 | UARTIFLS register                                        | 3-17 |
| Table 3-14 | UARTIMSC register                                        | 3-18 |
| Table 3-15 | UARTRIS register                                         | 3-19 |
| Table 3-16 | UARTMIS register                                         | 3-20 |
|            |                                                          |      |

| Table 3-17 | UARTICR register                | 3-21 |
|------------|---------------------------------|------|
| Table 3-18 | UARTDMACR register              | 3-22 |
| Table 3-19 | UARTPeriphID0 register          |      |
| Table 3-20 | UARTPeriphID1 register          | 3-24 |
| Table 3-21 | UARTPeriphID2 register          | 3-24 |
| Table 3-22 | UARTPeriphID3 register          |      |
| Table 3-23 | UARTPCellID0 register           |      |
| Table 3-24 | UARTPCellID1 register read bits | 3-26 |
| Table 3-25 | UARTPCellID2 register read bits | 3-26 |
| Table 3-26 | UARTPCellID3 register read bits | 3-26 |
| Table 4-1  | Test registers summary          | 4-4  |
| Table 4-2  | UARTTCR register bits           | 4-5  |
| Table 4-3  | UARTITIP register bits          | 4-6  |
| Table 4-4  | UARTITOP register bits          | 4-7  |
| Table 4-5  | UARTTDR register bits           |      |
| Table 4-6  | Integration test strategy       | 4-14 |
| Table A-1  | AMBA APB signal descriptions    | A-2  |
| Table A-2  | On-chip signal descriptions     | A-3  |
| Table A-3  | Pad signal descriptions         | A-5  |

# List of Figures PrimeCell UART (PL011) Technical Reference Manual

|            | Key to timing diagram conventions                   | xiv  |
|------------|-----------------------------------------------------|------|
| Figure 2-1 | UART block diagram                                  | 2-4  |
| Figure 2-2 | IrDA SIR ENDEC block diagram                        | 2-8  |
| Figure 2-3 | Baud rate divisor                                   |      |
| Figure 2-4 | UART character frame                                | 2-15 |
| Figure 2-5 | IrDA data modulation (3/16)                         | 2-16 |
| Figure 2-6 | Hardware flow control between two similar devices   | 2-18 |
| Figure 2-7 | DMA transfer waveforms                              | 2-22 |
| Figure 3-1 | Peripheral identification register bit assignments  | 3-23 |
| Figure 3-2 | PrimeCell identification register bit assignments   | 3-25 |
| Figure 4-1 | Input integration test harness                      | 4-9  |
| Figure 4-2 | Output integration test harness, intra-chip outputs | 4-12 |
| Figure 4-3 | Output integration test harness, primary outputs    | 4-13 |

List of Figures

# **Preface**

This preface introduces the ARM PrimeCell UART (PL011) technical reference manual. It contains the following sections:

- About this manual on page xii
- Further reading on page xv
- Feedback on page xvi.

# About this manual

This is the technical reference manual for the ARM PrimeCell UART (PL011).

# **Product revision status**

The *rnpn* identifier indicates the revision status of the product described in this manual, where:

**rn** Identifies the major revision of the product.

**pn** Identifies the minor revision or modification status of the product.

# Intended audience

This manual has been written for hardware and software engineers implementing System-on-Chip designs. It provides information to enable designers to integrate the peripheral into a target system as quickly as possible.

# Using this manual

This manual is organized into the following chapters:

# Chapter 1 Introduction

Read this chapter for an introduction to the UART.

# Chapter 2 Functional Overview

Read this chapter for a description of the major functional blocks of the UART.

# Chapter 3 Programmer's Model

Read this chapter for a description of the UART registers and programming details.

# Chapter 4 Programmer's Model for Test

Read this chapter for a description of the logic in the UART for integration testing.

# Appendix A Signal Descriptions

Read this appendix for details of the UART signals.

### Conventions

Conventions that this manual can use are described in:

- Typographical
- Timing diagrams
- Signals on page xiv
- Numbering on page xv.

# **Typographical**

The typographical conventions are:

*italic* Highlights important notes, introduces special terminology,

denotes internal cross-references, and citations.

bold Highlights interface elements, such as menu names. Denotes

signal names. Also used for terms in descriptive lists, where

appropriate.

monospace Denotes text that you can enter at the keyboard, such as

commands, file and program names, and source code.

monospace Denotes a permitted abbreviation for a command or option. You

can enter the underlined text instead of the full command or option

name.

monospace italic Denotes arguments to monospace text where the argument is to be

replaced by a specific value.

monospace bold Denotes language keywords when used outside example code.

< and > Angle brackets enclose replaceable terms for assembler syntax

where they appear in code or code fragments. They appear in

normal font in running text. For example:

MRC p15, 0 <Rd>, <CRn>, <CRm>, <Opcode\_2>

• The Opcode\_2 value selects which register is accessed.

# **Timing diagrams**

The figure named *Key to timing diagram conventions* on page xiv explains the components used in timing diagrams. Variations, when they occur, have clear labels. You must not assume any timing information that is not explicit in the diagrams.

Shaded bus and signal areas are undefined, so the bus or signal can assume any value within the shaded area at that time. The actual level is unimportant and does not affect normal operation.



# Key to timing diagram conventions

# **Signals**

The signal conventions are:

| Signal level | The level of an asserted signal depends on whether the signal is active-HIGH or active-LOW. Asserted means HIGH for active-HIGH signals and LOW for active-LOW signals. |
|--------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Prefix A     | Denotes <i>Advanced eXtensible Interface</i> (AXI) global and address channel signals.                                                                                  |
| Prefix B     | Denotes AXI write response channel signals.                                                                                                                             |
| Prefix C     | Denotes AXI low-power interface signals.                                                                                                                                |
| Prefix H     | Denotes Advanced High-performance Bus (AHB) signals.                                                                                                                    |
| Prefix n     | Denotes active-LOW signals except in the case of AXI, AHB, or <i>Advanced Peripheral Bus</i> (APB) reset signals.                                                       |
| Prefix P     | Denotes APB signals.                                                                                                                                                    |
| Prefix R     | Denotes AXI read channel signals.                                                                                                                                       |
| Prefix W     | Denotes AXI write channel signals.                                                                                                                                      |
| Suffix n     | Denotes AXI, AHB, and APB reset signals.                                                                                                                                |

# Numbering

The numbering convention is:

# <size in bits>'<base><number>

This is a Verilog method of abbreviating constant numbers. For example:

- 'h7B4 is an unsized hexadecimal value.
- 'o7654 is an unsized octal value.
- 8'd9 is an eight-bit wide decimal value of 9.
- 8'h3F is an eight-bit wide hexadecimal value of 0x3F. This is equivalent to b00111111.
- 8'b1111 is an eight-bit wide binary value of b00001111.

# **Further reading**

This section lists publications by ARM Limited, and by third parties.

ARM Limited periodically provides updates and corrections to its documentation. See http://www.arm.com for current errata sheets, addenda, and the Frequently Asked Ouestions list.

# **ARM publications**

This manual contains information that is specific to the PrimeCell UART (PL011). Refer to the following documents for other relevant information:

- AMBA Specification (Rev 2.0) (ARM IHI 0011)
- ARM PrimeCell UART (PL011) Design Manual (PL011 DDES 0000)
- *ARM PrimeCell UART (PL011) Integration Manual (PL011 INTM 0000).*

# Other publications

This section lists relevant documents published by third parties.

- Infrared Data Association (IrDA) Serial Infrared Physical Layer Link Specification v1.1 (17 October 1995)
- *Hewlett-Packard IrDA data link design guide* (5964-0245E. August 1995).

# **Feedback**

ARM Limited welcomes feedback on the PrimeCell UART (PL011) and its documentation.

# Feedback on the PrimeCell UART (PL011)

If you have any comments or suggestions about this product, contact your supplier giving:

- the product name
- a concise explanation of your comments.

# Feedback on this manual

If you have any comments on about this manual, send email to errata@arm.com giving:

- the document title
- the document number
- the page number(s) to which your comments refer
- a concise explanation of your comments.

ARM Limited also welcomes general suggestions for additions and improvements.

# Chapter 1 Introduction

This chapter introduces the PrimeCell UART (PL011). It contains the following sections:

- *About the UART* on page 1-2.
- *Product revision information* on page 1-5.

# 1.1 About the UART

The UART (PL011) is an *Advanced Microcontroller Bus Architecture* (AMBA) compliant *System-on-Chip* (SoC) peripheral that is developed, tested, and licensed by ARM.

The UART is an AMBA slave module that connects to the *Advanced Peripheral Bus* (APB). The UART includes an *Infrared Data Association* (IrDA) *Serial InfraRed* (SIR) protocol *ENcoder/DECoder* (ENDEC).

The features of the UART are covered under the following headings:

- Features
- Programmable parameters on page 1-3
- *Variations from the 16C550 UART* on page 1-4.

| Note |  |
|------|--|
|      |  |

Because of changes in the programmer's model, the PrimeCell UART (PL011) is not backwards compatible with the previous PrimeCell UART PL010.

# 1.1.1 Features

The UART provides:

- Compliance to the AMBA Specification (Rev 2.0) onwards for easy integration into SoC implementation.
- Programmable use of UART or IrDA SIR input/output.
- Separate 16x8 transmit and 16x12 receive *First-In*, *First-Out memory buffers* (FIFOs) to reduce CPU interrupts.
- Programmable FIFO disabling for 1-byte depth.
- Programmable baud rate generator. This enables division of the reference clock by (1x16) to  $(65535 \times 16)$  and generates an internal x16 clock. The divisor can be a fractional number enabling you to use any clock with a frequency >3.6864MHz as the reference clock.
- Standard asynchronous communication bits (start, stop and parity). These are added prior to transmission and removed on reception.
- Independent masking of transmit FIFO, receive FIFO, receive timeout, modem status, and error condition interrupts.
- Support for *Direct Memory Access* (DMA).

- False start bit detection.
- Line break generation and detection.
- Support of the modem control functions CTS, DCD, DSR, RTS, DTR, and RI.
- Programmable hardware flow control.
- Fully-programmable serial interface characteristics:
  - data can be 5, 6, 7, or 8 bits
  - even, odd, stick, or no-parity bit generation and detection
  - 1 or 2 stop bit generation
  - baud rate generation, dc up to UARTCLK\_max\_freq/16
- IrDA SIR ENDEC block providing:
  - programmable use of IrDA SIR or UART input/output
  - support of IrDA SIR ENDEC functions for data rates up to 115.2Kbits/second half-duplex
  - support of normal 3/16 and low-power (1.41–2.23μs) bit durations
  - programmable internal clock generator enabling division of reference clock
     by 1 to 256 for low-power mode bit duration.
- Identification registers that uniquely identify the UART. These can be used by an operating system to automatically configure itself.

# 1.1.2 Programmable parameters

The following key parameters are programmable:

- communication baud rate, integer, and fractional parts
- number of data bits
- number of stop bits
- parity mode
- FIFO enable (16 deep) or disable (1 deep)
- FIFO trigger levels selectable between 1/8, 1/4, 1/2, 3/4, and 7/8.
- internal nominal 1.8432MHz clock frequency (1.42–2.12MHz) to generate low-power mode shorter bit duration
- hardware flow control.

Additional test registers and modes are implemented for integration testing.

# 1.1.3 Variations from the 16C550 UART

The UART varies from the industry-standard 16C550 UART device as follows:

- receive FIFO trigger levels are 1/8, 1/4, 1/2, 3/4, and 7/8
- the internal register map address space, and the bit function of each register differ
- the deltas of the modem status signals are not available.

The following 16C550 UART features are not supported:

- 1.5 stop bits (1 or 2 stop bits only are supported)
- independent receive clock.

# 1.2 Product revision information

• There is no change to the functionality described in this manual. See the engineering errata that accompanies the product deliverables for more information.

Introduction

# Chapter 2 Functional Overview

This chapter describes the major functional blocks of the UART. It contains the following sections:

- Overview on page 2-2
- Functional description on page 2-4
- IrDA SIR ENDEC functional description on page 2-8
- Operation on page 2-10
- *UART modem operation* on page 2-17
- *UART hardware flow control* on page 2-18
- *UART DMA interface* on page 2-20.

# 2.1 Overview

# The UART performs:

- serial-to-parallel conversion on data received from a peripheral device
- parallel-to-serial conversion on data transmitted to the peripheral device.

The CPU reads and writes data and control/status information through the AMBA APB interface. The transmit and receive paths are buffered with internal FIFO memories enabling up to 16-bytes to be stored independently in both transmit and receive modes.

### The UART:

- includes a programmable baud rate generator that generates a common transmit and receive internal clock from the UART internal reference clock input, UARTCLK
- offers similar functionality to the industry-standard 16C550 UART device
- supports baud rates of up to 460.8Kbits/s, subject to **UARTCLK** reference clock frequency.

The UART operation and baud rate values are controlled by the line control register (UARTLCR\_H) and the baud rate divisor registers (UARTIBRD and UARTFBRD).

# The UART can generate:

- individually-maskable interrupts from the receive (including timeout), transmit, modem status and error conditions
- a single combined interrupt so that the output is asserted if any of the individual interrupts are asserted, and unmasked
- DMA request signals for interfacing with a Direct Memory Access (DMA) controller.

If a framing, parity, or break error occurs during reception, the appropriate error bit is set, and is stored in the FIFO. If an overrun condition occurs, the overrun register bit is set immediately and FIFO data is prevented from being overwritten.

You can program the FIFOs to be 1-byte deep providing a conventional double-buffered UART interface.

The modem status input signals *Clear To Send* (CTS), *Data Carrier Detect* (DCD), *Data Set Ready* (DSR), and *Ring Indicator* (RI) are supported. The output modem control lines, *Request To Send* (RTS), and *Data Terminal Ready* (DTR) are also supported.

There is a programmable hardware flow control feature that uses the **nUARTCTS** input and the **nUARTRTS** output to automatically control the serial data flow.

# 2.1.1 IrDA SIR block

The IrDA SIR block contains an IrDA SIR protocol ENDEC. The SIR protocol ENDEC can be enabled for serial communication through signals **nSIROUT** and **SIRIN** to an infrared transducer instead of using the UART signals **UARTTXD** and **UARTRXD**.

If the SIR protocol ENDEC is enabled, the **UARTTXD** line is held in the passive state (HIGH) and transitions of the modem status, or the **UARTRXD** line have no effect. The SIR protocol ENDEC can receive and transmit, but it is half-duplex only, so it cannot receive while transmitting, or transmit while receiving.

The IrDA SIR physical layer specifies a minimum 10ms delay between transmission and reception.

# 2.2 Functional description

Figure 2-1 shows a block diagram of the UART.



Figure 2-1 UART block diagram

| ——Note |  |
|--------|--|
|        |  |

Test logic is not shown for clarity.

The functions of the UART are described in the following sections:

- AMBA APB interface
- Register block
- Baud rate generator
- Transmit FIFO
- Receive FIFO on page 2-6
- Transmit logic on page 2-6
- Receive logic on page 2-6
- *Interrupt generation logic* on page 2-6
- *DMA interface* on page 2-6
- Synchronizing registers and logic on page 2-7
- *Test registers and logic* on page 2-7.

# 2.2.1 AMBA APB interface

The AMBA APB interface generates read and write decodes for accesses to status/control registers and transmit/receive FIFO memories.

# 2.2.2 Register block

The register block stores data written, or to be read across the AMBA APB interface.

# 2.2.3 Baud rate generator

The baud rate generator contains free-running counters that generate the internal x16 clocks, **Baud16**, and the **IrLPBaud16** signal. **Baud16** provides timing information for UART transmit and receive control. **Baud16** is a stream of pulses with a width of one **UARTCLK** clock period and a frequency of 16 times the baud rate. **IrLPBaud16** provides timing information to generate the pulse width of the IrDA encoded transmit bit stream when in low-power mode.

# 2.2.4 Transmit FIFO

The transmit FIFO is an 8-bit wide, 16 location deep, FIFO memory buffer. CPU data written across the APB interface is stored in the FIFO until read out by the transmit logic. You can disable the transmit FIFO to act like a one-byte holding register.

### 2.2.5 Receive FIFO

The receive FIFO is a 12-bit wide, 16 location deep, FIFO memory buffer. Received data and corresponding error bits, are stored in the receive FIFO by the receive logic until read out by the CPU across the APB interface. The receive FIFO can be disabled to act like a one-byte holding register.

# 2.2.6 Transmit logic

The transmit logic performs parallel-to-serial conversion on the data read from the transmit FIFO. Control logic outputs the serial bit stream beginning with a start bit, data bits with the *Least Significant Bit* (LSB) first, followed by the parity bit, and then the stop bits according to the programmed configuration in control registers.

# 2.2.7 Receive logic

The receive logic performs serial-to-parallel conversion on the received bit stream after a valid start pulse has been detected. Overrun, parity, frame error checking, and line break detection are also performed, and their status accompanies the data that is written to the receive FIFO.

# 2.2.8 Interrupt generation logic

Individual maskable active HIGH interrupts are generated by the UART. A combined interrupt output is also generated as an OR function of the individual interrupt requests.

You can use the single combined interrupt with a system interrupt controller that provides another level of masking on a per-peripheral basis. This enables you to use modular device drivers that always know where to find the interrupt source control register bits.

You can also use the individual interrupt requests with a system interrupt controller that provides masking for the outputs of each peripheral. In this way, a global interrupt service routine can read the entire set of sources from one wide register in the system interrupt controller. This is attractive where the time to read from the peripheral registers is significant compared to the CPU clock speed in a real-time system.

The peripheral supports both the above methods.

# 2.2.9 DMA interface

The UART provides an interface to connect to the DMA controller. See *UART DMA interface* on page 2-20 for details.

# 2.2.10 Synchronizing registers and logic

The UART supports both asynchronous and synchronous operation of the clocks, **PCLK** and **UARTCLK**. Synchronization registers and handshaking logic have been implemented, and are active at all times. This has a minimal impact on performance or area. Synchronization of control signals is performed on both directions of data flow, that is from the **PCLK** to the **UARTCLK** domain, and from the **UARTCLK** to the **PCLK** domain.

# 2.2.11 Test registers and logic

There are registers and logic for functional block verification, and integration testing using TicTalk or code based vectors.

Test registers must not be read or written to during normal use.

The integration testing verifies that the UART has been wired into a system correctly. It enables each input and output to be both written to and read.

# 2.3 IrDA SIR ENDEC functional description

The IrDA SIR ENDEC comprises:

- IrDA SIR transmit encoder
- IrDA SIR receive decoder on page 2-9.

Figure 2-2 shows a block diagram of the IrDA SIR ENDEC.



Figure 2-2 IrDA SIR ENDEC block diagram

# 2.3.1 IrDA SIR transmit encoder

The SIR transmit encoder modulates the *Non Return-to-Zero* (NRZ) transmit bit stream output from the UART. The IrDA SIR physical layer specifies use of a *Return To Zero*, *Inverted* (RZI) modulation scheme that represents logic 0 as an infrared light pulse. The modulated output pulse stream is transmitted to an external output driver and infrared *Light Emitting Diode* (LED).

In normal mode the transmitted pulse width is specified as three times the period of the internal x16 clock (**Baud16**), that is,  $\frac{3}{16}$  of a bit period.

In low-power mode the transmit pulse width is specified as <sup>3</sup>/<sub>16</sub> of a 115.2Kbits/s bit period. This is implemented as three times the period of a nominal 1.8432MHz clock (IrLPBaud16) derived from dividing down of UARTCLK clock. The frequency of IrLPBaud16 is set up by writing the appropriate divisor value to UARTILPR.

The active low encoder output is normally LOW for the marking state (no light pulse). The encoder outputs a high pulse to generate an infrared light pulse representing a logic 0 or spacing state.

In normal and low power IrDA modes, when the fractional baud rate divider is used, the transmitted SIR pulse stream includes an increased amount of jitter. This jitter is because the Baud16 pulses cannot be generated at regular intervals when fractional division is used. That is, the Baud16 cycles have a different number of UARTCLK cycles. It can be shown that the worst case jitter in the SIR pulse stream can be up to three UARTCLK cycles. This is within the limits of the SIR IrDA Specification where the maximum amount of jitter allowed is 13%, as long as the UARTCLK is > 3.6864 MHz and the maximum baud rate used for normal mode SIR is <= 115.2 kbps. Under these conditions, the jitter is less than 9%.

# 2.3.2 IrDA SIR receive decoder

The SIR receive decoder demodulates the return-to-zero bit stream from the infrared detector and outputs the received NRZ serial bit stream to the UART received data input. The decoder input is normally HIGH (marking state) in the idle state. The transmit encoder output has the opposite polarity to the decoder input.

A start bit is detected when the decoder input is LOW.

Regardless of being in normal or low-power mode, a start bit is deemed valid if the decoder is still LOW, one period of **IrLPBaud16** after the LOW was first detected. This enables a normal-mode UART to receive data from a low-power mode UART, that can transmit pulses as small as 1.41µs.

# 2.4 Operation

The operation of the UART is described in the following sections:

- Interface reset
- Clock signals
- *UART operation* on page 2-11
- *IrDA SIR operation* on page 2-14
- *UART character frame* on page 2-15
- *IrDA data modulation* on page 2-15.

# 2.4.1 Interface reset

The UART and IrDA SIR ENDEC are reset by the global reset signal **PRESETn** and a block-specific reset signal **nUARTRST**. An external reset controller must use **PRESETn** to assert **nUARTRST** asynchronously and negate it synchronously to **UARTCLK**. **PRESETn** must be asserted LOW for a period long enough to reset the slowest block in the on-chip system, and then be taken HIGH again. The UART requires **PRESETn** to be asserted LOW for at least one period of **PCLK**.

The values of the registers after reset are detailed in Chapter 3 *Programmer's Model*.

# 2.4.2 Clock signals

The frequency selected for **UARTCLK** must accommodate the desired range of baud rates:

 $F_{UARTCLK}$  (min) >= 16 x baud\_rate (max)

 $F_{UARTCLK}(max) \le 16 \times 65535 \times baud_rate (min)$ 

For example, for a range of baud rates from 110 baud to 460800 baud the **UARTCLK** frequency must be within the range 7.3728MHz to 115MHz.

The frequency of **UARTCLK** must also be within the required error limits for all baud rates to be used.

There is also a constraint on the ratio of clock frequencies for **PCLK** to **UARTCLK**. The frequency of **UARTCLK** must be no more than 5/3 times faster than the frequency of **PCLK**:

 $\mathbf{F}_{\mathbf{UARTCLK}} \le 5/3 \times \mathbf{F}_{\mathbf{PCLK}}$ 

This allows sufficient time to write the received data to the receive FIFO.

# 2.4.3 UART operation

Control data is written to the UART line control register, UARTLCR\_H. This register is 29 bits wide internally, but is externally accessed through the AMBA APB bus by three writes to register locations, UARTLCR\_H, UARTIBRD, and UARTFBRD. UARTLCR\_H defines:

- transmission parameters
- word length
- buffer mode
- number of transmitted stop bits
- parity mode
- break generation.

UARTIBRD and UARTFBRD together define the baud rate divisor.

# Fractional baud rate divider

The baud rate divisor is a 22-bit number consisting of a 16-bit integer and a 6-bit fractional part. This is used by the baud rate generator to determine the bit period. The fractional baud rate divider enables the use of any clock with a frequency >3.6864MHz to act as **UARTCLK**, while it is still possible to generate all the standard baud rates.

The 16-bit integer is loaded through the UARTIBRD register. The 6-bit fractional part is loaded into the UARTFBRD register. The Baud Rate Divisor has the following relationship to **UARTCLK**:

Baud Rate Divisor = UARTCLK/(16xBaud Rate) = BRD<sub>I</sub> + BRD<sub>F</sub>

where BRD<sub>I</sub> is the integer part and BRD<sub>F</sub> is the fractional part separated by a decimal point as shown in Figure 2-3.



Figure 2-3 Baud rate divisor

You can calculate the 6-bit number (m) by taking the fractional part of the required baud rate divisor and multiplying it by 64 (that is, 2<sup>n</sup>, where n is the width of the UARTFBRD register) and adding 0.5 to account for rounding errors:

 $m = integer(BRD_F * 2^n + 0.5)$ 

See Example 3-1 on page 3-11.

An internal clock enable signal, **Baud16**, is generated, and is a stream of one **UARTCLK** wide pulses with an average frequency of 16 times the desired baud rate. This signal is then divided by 16 to give the transmit clock. A low number in the baud rate divisor gives a short bit period, and a high number in the baud rate divisor gives a long bit period.

# Data transmission or reception

Data received or transmitted is stored in two 16-byte FIFOs, though the receive FIFO has an extra four bits per character for status information.

For transmission, data is written into the transmit FIFO. If the UART is enabled, it causes a data frame to start transmitting with the parameters indicated in UARTLCR\_H. Data continues to be transmitted until there is no data left in the transmit FIFO. The **BUSY** signal goes HIGH as soon as data is written to the transmit FIFO (that is, the FIFO is non-empty) and remains asserted HIGH while data is being transmitted. **BUSY** is negated only when the transmit FIFO is empty, and the last character has been transmitted from the shift register, including the stop bits. **BUSY** can be asserted HIGH even though the UART might no longer be enabled.

For each sample of data, three readings are taken and the majority value is kept. In the following paragraphs the middle sampling point is defined, and one sample is taken either side of it.

When the receiver is idle (**UARTRXD** continuously 1, in the marking state) and a LOW is detected on the data input (a start bit has been received), the receive counter, with the clock enabled by **Baud16**, begins running and data is sampled on the eighth cycle of that counter in normal UART mode, or the fourth cycle of the counter in SIR mode to allow for the shorter logic 0 pulses (half way through a bit period).

The start bit is valid if **UARTRXD** is still LOW on the eighth cycle of **Baud16**, otherwise a false start bit is detected and it is ignored.

If the start bit was valid, successive data bits are sampled on every 16th cycle of **Baud16** (that is, one bit period later) according to the programmed length of the data characters. The parity bit is then checked if parity mode was enabled.

Lastly, a valid stop bit is confirmed if **UARTRXD** is HIGH, otherwise a framing error has occurred. When a full word is received, the data is stored in the receive FIFO, with any error bits associated with that word (see Table 2-1 on page 2-13).

## **Error bits**

Three error bits are stored in bits [10:8] of the receive FIFO, and are associated with a particular character. There is an additional error that indicates an overrun error and this is stored in bit 11 of the receive FIFO.

# Overrun bit

The overrun bit is not associated with the character in the receive FIFO. The overrun error is set when the FIFO is full, and the next character is completely received in the shift register. The data in the shift register is overwritten, but it is not written into the FIFO. When an empty location is available in the receive FIFO, and another character is received, the state of the overrun bit is copied into the receive FIFO along with the received character. The overrun state is then cleared. Table 2-1 shows the bit functions of the receive FIFO.

Table 2-1 Receive FIFO bit functions

| FIFO bit | Function          |
|----------|-------------------|
| 11       | Overrun indicator |
| 10       | Break error       |
| 9        | Parity error      |
| 8        | Framing error     |
| 7:0      | Received data     |

# **Disabling the FIFOs**

Additionally, you can disable the FIFOs. In this case, the transmit and receive sides of the UART have 1-byte holding registers (the bottom entry of the FIFOs). The overrun bit is set when a word has been received, and the previous one was not yet read. In this implementation, the FIFOs are not physically disabled, but the flags are manipulated to give the illusion of a 1-byte register. When the FIFOs are disabled, a write to the data register bypasses the holding register unless the transmit shift register is already in use.

# System and diagnostic loopback testing

You can perform loopback testing for UART data by setting the *Loop Back Enable* (LBE) bit to 1 in the control register UARTCR (bit 7).

Data transmitted on **UARTTXD** is received on the **UARTRXD** input.

# 2.4.4 IrDA SIR operation

The IrDA SIR ENDEC provides functionality that converts between an asynchronous UART data stream, and half-duplex serial SIR interface. No analog processing is performed on-chip. The role of the SIR ENDEC is to provide a digital encoded output, and decoded input to the UART. There are two modes of operation:

- In normal **IrDA** mode, a zero logic level is transmitted as high pulse of <sup>3</sup>/<sub>16</sub>th duration of the selected baud rate bit period on the **nSIROUT** signal, while logic one levels are transmitted as a static LOW signal. These levels control the driver of an infrared transmitter, sending a pulse of light for each zero. On the reception side, the incoming light pulses energize the photo transistor base of the receiver, pulling its output LOW. This drives the **SIRIN** signal LOW.
- In low-power **IrDA** mode, the width of the transmitted infrared pulse is set to three times the period of the internally generated **IrLPBaud16** signal (1.63µs, assuming a nominal 1.8432MHz frequency) by changing the appropriate bit in UARTCR

In both normal and low-power IrDA modes:

- during transmission, the UART data bit is used as the base for encoding
- during reception, the decoded bits are transferred to the UART receive logic.

The IrDA SIR physical layer specifies a half-duplex communication link, with a minimum 10ms delay between transmission and reception. This delay must be generated by software because it is not supported by the UART. The delay is required because the Infrared receiver electronics might become biased, or even saturated from the optical power coupled from the adjacent transmitter LED. This delay is known as latency, or receiver setup time.

The IrLPBaud16 signal is generated by dividing down the UARTCLK signal according to the low-power divisor value written to UARTILPR.

The low-power divisor value is calculated as:

Low-power divisor =  $(\mathbf{F_{UARTCLK}} / \mathbf{F_{IrLPBaud16}})$ 

where F<sub>IrLPBaud16</sub> is nominally 1.8432MHz.

The divisor must be chosen so that  $1.42 \text{MHz} < \mathbf{F}_{1rLPBaud16} < 2.12 \text{MHz}$ .

# System and diagnostic loopback testing

It is possible to perform loopback testing for SIR data by:

- Setting the *Loop Back Enable* (LBE) bit to 1 in the control register UARTCR (bit 7).
- Setting the SIRTEST bit to 1 in the test register UARTTCR (bit 2).

Data transmitted on nSIROUT is received on the SIRIN input.

—— Note ————
This is the only occasion that a test register needs to be accessed during normal operation.

#### 2.4.5 UART character frame

The UART character frame is shown in Figure 2-4.



Figure 2-4 UART character frame

#### 2.4.6 IrDA data modulation

The effect of IrDA  $\frac{3}{16}$  data modulation can be seen in Figure 2-5 on page 2-16.



Figure 2-5 IrDA data modulation (3/16)

# 2.5 UART modem operation

You can use the UART to support both the *Data Terminal Equipment* (DTE) and *Data Communication Equipment* (DCE) modes of operation. Figure 2-1 on page 2-4 shows the modem signals in the DTE mode. For DCE mode, Table 2-2 shows the meaning of the signals.

Table 2-2 Meaning of modem input/output in DTE and DCE modes

| Port Name | Meaning             |                     |
|-----------|---------------------|---------------------|
|           | DTE                 | DCE                 |
| nUARTCTS  | Clear to send       | Request to send     |
| nUARTDSR  | Data set ready      | Data terminal ready |
| nUARTDCD  | Data carrier detect | -                   |
| nUARTRI   | Ring indicator      | -                   |
| nUARTRTS  | Request to send     | Clear to send       |
| nUARTDTR  | Data terminal ready | Data set ready      |
| nUARTOUT1 | -                   | Data carrier detect |
| nUARTOUT2 | -                   | Ring indicator      |

### 2.6 UART hardware flow control

The hardware flow control feature is fully selectable, and enables you to control the serial data flow by using the **nUARTRTS** output and **nUARTCTS** input signals. Figure 2-6 shows how two devices can communicate with each other using hardware flow control.



Figure 2-6 Hardware flow control between two similar devices

When the RTS flow control is enabled, the **nUARTRTS** signal is asserted until the receive FIFO is filled up to the programmed watermark level. When the CTS flow control is enabled, the transmitter can only transmit data when the **nUARTCTS** signal is asserted.

The hardware flow control is selectable through bits 14 (**RTSEn**) and 15 (**CTSEn**) in the UART control register (UARTCR). Table 2-3 shows how you must set the bits to enable RTS and CTS flow control both simultaneously, and independently.

**CTSEn RTSEn** bit 15 in bit 14 in Description **UARTCR UARTCR** 1 1 Both RTS and CTS flow control enabled 1 0 Only CTS flow control enabled 1 0 Only RTS flow control enabled 0 0 Both RTS and CTS flow control disabled

Table 2-3 Control bits to enable and disable hardware flow control

2-18

When RTS flow control is enabled, the software cannot control the **nUARTRTS** line through bit 11 of the UART control register.

#### 2.6.1 RTS flow control

The RTS flow control logic is linked to the programmable receive FIFO watermark levels. When RTS flow control is enabled, the **nUARTRTS** is asserted until the receive FIFO is filled up to the watermark level. When the receive FIFO watermark level is reached, the **nUARTRTS** signal is deasserted, indicating that there is no more room to receive any more data. The transmission of data is expected to cease after the current character has been transmitted.

The **nUARTRTS** signal is reasserted when data has been read out of the receive FIFO so that it is filled to less than the watermark level. If RTS flow control is disabled and the UART is still enabled, then data is received until the receive FIFO is full, or no more data is transmitted to it.

#### 2.6.2 CTS flow control

If CTS flow control is enabled, then the transmitter checks the **nUARTCTS** signal before transmitting the next byte. If the **nUARTCTS** signal is asserted, it transmits the byte otherwise transmission does not occur.

The data continues to be transmitted while **nUARTCTS** is asserted, and the transmit FIFO is not empty. If the transmit FIFO is empty and the **nUARTCTS** signal is asserted no data is transmitted.

If the **nUARTCTS** signal is deasserted and CTS flow control is enabled, then the current character transmission is completed before stopping. If CTS flow control is disabled and the UART is enabled, then the data continues to be transmitted until the transmit FIFO is empty.

### 2.7 UART DMA interface

The UART provides an interface to connect to the DMA controller. The DMA operation of the UART is controlled through the UART DMA control register, UARTDMACR. The DMA interface includes the following signals:

For receive:

**UARTRXDMASREQ** Single character DMA transfer request, asserted by the UART. For receive, one character consists of up to 12 bits. This signal is asserted when the receive FIFO contains at least one character.

## **UARTRXDMABREQ**

Burst DMA transfer request, asserted by the UART. This signal is asserted when the receive FIFO contains more characters than the programmed watermark level. You can program the watermark level for each FIFO through the **UARTIFLS** register.

#### UARTRXDMACLR

DMA request clear, asserted by the DMA controller to clear the receive request signals. If DMA burst transfer is requested, the clear signal is asserted during the transfer of the last data in the burst.

For transmit:

## **UARTTXDMASREQ**

Single character DMA transfer request, asserted by the UART. For transmit one character consists of up to eight bits. This signal is asserted when there is at least one empty location in the transmit FIFO.

#### **UARTTXDMABREQ**

Burst DMA transfer request, asserted by the UART. This signal is asserted when the transmit FIFO contains less characters than the watermark level. You can program the watermark level for each FIFO through the **UARTIFLS** register.

#### UARTTXDMACLR

DMA request clear, asserted by the DMA controller to clear the transmit request signals. If DMA burst transfer is requested, the clear signal is asserted during the transfer of the last data in the burst.

The burst transfer and single transfer request signals are not mutually exclusive, they can both be asserted at the same time. For example, when there is more data than the watermark level in the receive FIFO, the burst transfer request and the single transfer

request are asserted. When the amount of data left in the receive FIFO is less than the watermark level, the single request only is asserted. This is useful for situations where the number of characters left to be received in the stream is less than a burst.

For example, say 19 characters have to be received and the watermark level is programmed to be four. The DMA controller then transfers four bursts of four characters and three single transfers to complete the stream.

| Note                                   |               |              |               |
|----------------------------------------|---------------|--------------|---------------|
| For the remaining three characters the | e UART cannot | assert the l | ourst request |

Each request signal remains asserted until the relevant **DMACLR** signal is asserted. After the request clear signal is deasserted, a request signal can become active again, depending on the conditions described above. All request signals are deasserted if the UART is disabled or the DMA enable signal is cleared.

When the UART is in the FIFO disabled mode, only the DMA single transfer mode can operate, since only one character can be transferred to, or from the FIFOs at any time. **UARTRXDMASREQ** and **UARTTXDMASREQ** are the only request signals that can be asserted. When the UART is in the FIFO enabled mode, data transfers can be made by either single or burst transfers depending on the programmed watermark level and the amount of data in the FIFO. Table 2-4 shows the trigger points for **DMABREQ** depending on the watermark level, for both the transmit and receive FIFOs.

Table 2-4 DMA trigger points for the transmit and receive FIFOs

|                 | Burst length                         |                                      |
|-----------------|--------------------------------------|--------------------------------------|
| Watermark level | Transmit (number of empty locations) | Receive (number of filled locations) |
| 1/8             | 14                                   | 2                                    |
| 1/4             | 12                                   | 4                                    |
| 1/2             | 8                                    | 8                                    |
| 3/4             | 4                                    | 12                                   |
| 7/8             | 2                                    | 14                                   |

In addition to the above, the DMAONERR bit in the DMA control register supports the use of the receive error interrupt, **UARTEINTR**. It enables the DMA receive request outputs, **UARTRXDMASREQ** or **UARTRXDMABREQ**, to be masked out when the

UART error interrupt, **UARTEINTR**, is asserted. The DMA receive request outputs remain inactive until the **UARTEINTR** is cleared. The DMA transmit request outputs are unaffected.

Figure 2-7 shows the timing diagram for both a single transfer request and a burst transfer request with the appropriate DMA clear signal. The signals are all synchronous to **PCLK**. For the sake of clarity it is assumed that there is no synchronization of the request signals in the DMA controller.



Figure 2-7 DMA transfer waveforms

# Chapter 3 **Programmer's Model**

This chapter describes the UART registers and provides details needed when programming the microcontroller. It contains the following sections:

- *About the programmer's model* on page 3-2
- Summary of registers on page 3-3
- Register descriptions on page 3-5
- *Interrupts* on page 3-27.

# 3.1 About the programmer's model

The base address of the UART is not fixed, and can be different for any particular system implementation. However, the offset of any particular register from the base address is fixed.

The following locations are reserved, and must not be used during normal operation:

- locations at offsets 0x008 through 0x014, 0x01C are reserved and must not be accessed
- locations at offsets 0x04C through 0x07C are reserved for possible future extensions
- locations at offsets 0x080 through 0x08C are reserved for test purposes
- locations at offsets 0x90 through 0xFCC are reserved for future test purposes
- location at offsets 0xFD0 through 0xFDC are used for future identification registers
- location at offsets 0xFE0 through 0xFFC are used for identification registers.

# 3.2 Summary of registers

The UART registers are shown in Table 3-1.

Table 3-1 Register summary

| Offset      | Туре | Width | Reset<br>value | Name                | Description                                                                  |
|-------------|------|-------|----------------|---------------------|------------------------------------------------------------------------------|
| 0x000       | RW   | 12/8  | 0x             | UARTDR              | Data register, UARTDR on page 3-5                                            |
| 0×004       | RW   | 4/0   | 0×0            | UARTRSR/<br>UARTECR | Receive status register/error clear register,<br>UARTRSR/UARTECR on page 3-6 |
| 0x008-0x014 | -    | -     | -              | -                   | Reserved                                                                     |
| 0x018       | RO   | 9     | 0b-10010       | UARTFR              | Flag register, UARTFR on page 3-8                                            |
| 0x01C       | -    | -     | -              | -                   | Reserved                                                                     |
| 0x020       | RW   | 8     | 0x00           | UARTILPR            | IrDA low-power counter register, UARTILPR on page 3-9                        |
| 0x024       | RW   | 16    | 0x0000         | UARTIBRD            | Integer baud rate register, UARTIBRD on page 3-10                            |
| 0x028       | RW   | 6     | 0x00           | UARTFBRD            | Fractional baud rate register, UARTFBRD on page 3-10                         |
| 0x02C       | RW   | 8     | 0x00           | UARTLCR_H           | Line control register, UARTLCR_H on page 3-12                                |
| 0x030       | RW   | 16    | 0x0300         | UARTCR              | Control register, UARTCR on page 3-15                                        |
| 0x034       | RW   | 6     | 0x12           | UARTIFLS            | Interrupt FIFO level select register, UARTIFLS on page 3-17                  |
| 0x038       | RW   | 11    | 0x000          | UARTIMSC            | Interrupt mask set/clear register, UARTIMSC on page 3-17                     |
| 0x03C       | RO   | 11    | 0x00-          | UARTRIS             | Raw interrupt status register, UARTRIS on page 3-19                          |
| 0x040       | RO   | 11    | 0x00-          | UARTMIS             | Masked interrupt status register, UARTMIS on page 3-20                       |
| 0x044       | WO   | 11    | -              | UARTICR             | Interrupt clear register, UARTICR on page 3-21                               |
| 0x048       | RW   | 3     | 0x00           | UARTDMACR           | DMA control register, UARTDMACR on page 3-22                                 |
| 0x04C-07C   | -    | -     | -              | -                   | Reserved                                                                     |

Table 3-1 Register summary (continued)

| Offset      | Туре | Width | Reset<br>value | Name          | Description                         |
|-------------|------|-------|----------------|---------------|-------------------------------------|
| 0x080-0x08C | -    | -     | -              | -             | Reserved for test purposes          |
| 0x090-FCC   | -    | -     | -              | -             | Reserved                            |
| 0xFD0-FDC   | -    | -     | -              | -             | Reserved for future ID expansion    |
| 0xFE0       | RO   | 8     | 0x11           | UARTPeriphID0 | UARTPeriphID0 register on page 3-23 |
| 0xFE4       | RO   | 8     | 0x10           | UARTPeriphID1 | UARTPeriphID1 register on page 3-24 |
| 0xFE8       | RO   | 8     | 0x14           | UARTPeriphID2 | UARTPeriphID2 register on page 3-24 |
| 0xFEC       | RO   | 8     | 0x00           | UARTPeriphID3 | UARTPeriphID3 register on page 3-24 |
| 0xFF0       | RO   | 8     | 0x0D           | UARTPCellID0  | UARTPCellID0 register on page 3-25  |
| 0xFF4       | RO   | 8     | 0xF0           | UARTPCellID1  | UARTPCellID1 register on page 3-26  |
| 0xFF8       | RO   | 8     | 0x05           | UARTPCellID2  | UARTPCellID2 register on page 3-26  |
| 0xFFC       | RO   | 8     | 0xB1           | UARTPCellID3  | UARTPCellID3 register on page 3-26  |

# 3.3 Register descriptions

This section describes the UART registers. The test registers are described in Chapter 4 *Programmer's Model for Test*. Table 3-1 on page 3-3 provides cross references to individual registers.

## 3.3.1 Data register, UARTDR

The UARTDR register is the data register.

For words to be transmitted:

- if the FIFOs are enabled, data written to this location is pushed onto the transmit FIFO
- if the FIFOs are not enabled, data is stored in the transmitter holding register (the bottom word of the transmit FIFO).

The write operation initiates transmission from the UART. The data is prefixed with a start bit, appended with the appropriate parity bit (if parity is enabled), and a stop bit. The resultant word is then transmitted.

For received words:

- if the FIFOs are enabled, the data byte and the 4-bit status (break, frame, parity, and overrun) is pushed onto the 12-bit wide receive FIFO
- if the FIFOs are not enabled, the data byte and status are stored in the receiving holding register (the bottom word of the receive FIFO).

The received data byte is read by performing reads from the UARTDR register along with the corresponding status information. The status information can also be read by a read of the UARTRSR/UARTECR register as shown in Table 3-2 on page 3-6.

Table 3-2 UARTDR register

| Name | Function                                                                                                                                                                                                                                                                                    |
|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| -    | Reserved.                                                                                                                                                                                                                                                                                   |
| OE   | Overrun error. This bit is set to 1 if data is received and the receive FIFO is already full.  This is cleared to 0 once there is an empty space in the FIFO and a new character can be written to it.                                                                                      |
| BE   | Break error. This bit is set to 1 if a break condition was detected, indicating that the received data input was held LOW for longer than a full-word transmission time (defined as start, data, parity and stop bits).                                                                     |
|      | In FIFO mode, this error is associated with the character at the top of the FIFO. When a break occurs, only one 0 character is loaded into the FIFO. The next character is only enabled after the receive data input goes to a 1 (marking state), and the next valid start bit is received. |
| PE   | Parity error. When this bit is set to 1, it indicates that the parity of the received data character does not match the parity selected as defined by bits 2 and 7 of the UARTLCR_H register.                                                                                               |
|      | In FIFO mode, this error is associated with the character at the top of the FIFO.                                                                                                                                                                                                           |
| FE   | Framing error. When this bit is set to 1, it indicates that the received character did not have a valid stop bit (a valid stop bit is 1).                                                                                                                                                   |
|      | In FIFO mode, this error is associated with the character at the top of the FIFO.                                                                                                                                                                                                           |
| DATA | Receive (read) data character.                                                                                                                                                                                                                                                              |
|      | - OE BE PE FE                                                                                                                                                                                                                                                                               |

------ Note ------

You must disable the UART before any of the control registers are reprogrammed. When the UART is disabled in the middle of transmission or reception, it completes the current character before stopping.

# 3.3.2 Receive status register/error clear register, UARTRSR/UARTECR

The UARTRSR/UARTECR register is the receive status register/error clear register.

Receive status can also be read from UARTRSR. If the status is read from this register, then the status information for break, framing and parity corresponds to the data character read from UARTDR prior to reading UARTRSR. The status information for overrun is set immediately when an overrun condition occurs.

A write to UARTECR clears the framing, parity, break, and overrun errors. All the bits are cleared to 0 on reset. Table 3-3 shows the bit assignment of the UARTRSR/UARTECR register.

#### Table 3-3 UARTRSR/UARTECR register

| Bits | Name | Function                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |
|------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 7:0  | -    | A write to this register clears the framing, parity, break, and overrun errors. The data value is not important.                                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |
| 7:4  | -    | Reserved, unpredictable when read.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |
| 3    | OE   | Overrun error. This bit is set to 1 if data is received and the FIFO is already full.  This bit is cleared to 0 by a write to UARTECR.  The FIFO contents remain valid since no further data is written when the FIFO is full, only the content of the shift register are overwritten. The CPU must now read the data in order to empty the FIFO.                                                                                                                                                                                                                       |  |
| 2    | BE   | Break error. This bit is set to 1 if a break condition was detected, indicating that the received data input was held LOW for longer than a full-word transmission time (defined as start, data, parity, and stop bits). This bit is cleared to 0 after a write to UARTECR.  In FIFO mode, this error is associated with the character at the top of the FIFO. When a break occurs, only one 0 character is loaded into the FIFO. The next character is only enabled after the receive data input goes to a 1 (marking state) and the next valid start bit is received. |  |
| 1    | PE   | Parity error. When this bit is set to 1, it indicates that the parity of the received data character does not match the parity selected as defined by bits 2 and 7 of the UARTLCR_H register.  This bit is cleared to 0 by a write to UARTECR.  In FIFO mode, this error is associated with the character at the top of the FIFO.                                                                                                                                                                                                                                       |  |
| 0    | FE   | Framing error. When this bit is set to 1, it indicates that the received character did not have a valid stop bit (a valid stop bit is 1).  This bit is cleared to 0 by a write to UARTECR.  In FIFO mode, this error is associated with the character at the top of the FIFO.                                                                                                                                                                                                                                                                                           |  |



The received data character must be read first from UARTDR before reading the error status associated with that data character from UARTRSR. This read sequence cannot be reversed, because the status register UARTRSR is updated only when a read occurs from the data register UARTDR. However, the status information can also be obtained by reading the UARTDR register.

# 3.3.3 Flag register, UARTFR

The UARTFR register is the flag register. After reset TXFF, RXFF, and BUSY are 0, and TXFE and RXFE are 1. Table 3-4 shows the bit assignment of the UARTFR register.

**Table 3-4 UARTFR register** 

| Bits                                          | Name | Function                                                                                                                                                                                  |
|-----------------------------------------------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15:9 - Reserved, do not modify, read as zero. |      | Reserved, do not modify, read as zero.                                                                                                                                                    |
| 8                                             | RI   | Ring indicator. This bit is the complement of the UART ring indicator ( <b>nUARTRI</b> ) modem status input. That is, the bit is 1 when the modem status input is 0.                      |
| 7                                             | TXFE | Transmit FIFO empty. The meaning of this bit depends on the state of the FEN bit in the UARTLCR_H register.                                                                               |
|                                               |      | If the FIFO is disabled, this bit is set when the transmit holding register is empty.                                                                                                     |
|                                               |      | If the FIFO is enabled, the TXFE bit is set when the transmit FIFO is empty.                                                                                                              |
|                                               |      | This bit does not indicate if there is data in the transmit shift register.                                                                                                               |
| 6                                             | RXFF | Receive FIFO full. The meaning of this bit depends on the state of the FEN bit in the UARTLCR_H register.                                                                                 |
|                                               |      | If the FIFO is disabled, this bit is set when the receive holding register is full.                                                                                                       |
|                                               |      | If the FIFO is enabled, the RXFF bit is set when the receive FIFO is full.                                                                                                                |
| 5                                             | TXFF | Transmit FIFO full. The meaning of this bit depends on the state of the FEN bit in the UARTLCR_H register.                                                                                |
|                                               |      | If the FIFO is disabled, this bit is set when the transmit holding register is full.                                                                                                      |
|                                               |      | If the FIFO is enabled, the TXFF bit is set when the transmit FIFO is full.                                                                                                               |
| 4                                             | RXFE | Receive FIFO empty. The meaning of this bit depends on the state of the FEN bit in the UARTLCR_H register.                                                                                |
|                                               |      | If the FIFO is disabled, this bit is set when the receive holding register is empty.                                                                                                      |
|                                               |      | If the FIFO is enabled, the RXFE bit is set when the receive FIFO is empty.                                                                                                               |
| 3                                             | BUSY | UART busy. If this bit is set to 1, the UART is busy transmitting data. This bit remains set until the complete byte, including all the stop bits, has been sent from the shift register. |
|                                               |      | This bit is set as soon as the transmit FIFO becomes non-empty (regardless of whether the UART is enabled or not).                                                                        |

Table 3-4 UARTFR register (continued)

| Bits | Name | Function                                                                                                                                                                        |
|------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 2    | DCD  | Data carrier detect. This bit is the complement of the UART data carrier detect ( <b>nUARTDCD</b> ) modem status input. That is, the bit is 1 when the modem status input is 0. |
| 1    | DSR  | Data set ready. This bit is the complement of the UART data set ready ( <b>nUARTDSR</b> ) modem status input. That is, the bit is 1 when the modem status input is 0.           |
| 0    | CTS  | Clear to send. This bit is the complement of the UART clear to send ( <b>nUARTCTS</b> ) modem status input. That is, the bit is 1 when the modem status input is 0.             |

## 3.3.4 IrDA low-power counter register, UARTILPR

The UARTILPR register is the IrDA low-power counter register. This is an 8-bit read/write register that stores the low-power counter divisor value used to generate the **IrLPBaud16** signal by dividing down of **UARTCLK**. All the bits are cleared to 0 when reset. Table 3-5 shows the bit assignment of the UARTILPR register.

Table 3-5 UARTILPR register

| Bits | Name    | Function                                                                |
|------|---------|-------------------------------------------------------------------------|
| 7:0  | ILPDVSR | 8-bit low-power divisor value.<br>These bits are cleared to 0 at reset. |

The **IrLPBaud16** signal is generated by dividing down the **UARTCLK** signal according to the low-power divisor value written to UARTILPR.

The low-power divisor value is calculated as follows:

low-power divisor (ILPDVSR) =  $(F_{UARTCLK} / F_{IrLPBaud16})$ 

where F<sub>IrLPBaud16</sub> is nominally 1.8432MHz.

You must chose the divisor so that  $1.42 \text{MHz} < F_{\text{IrLPBaud16}} < 2.12 \text{MHz}$ , that results in a low-power pulse duration of  $1.41-2.11 \mu s$  (three times the period of IrLPBaud16).

The minimum frequency of **IrLPBaud16** ensures that pulses less than one period of **UARTCLK** are rejected as random noise, but that pulses greater than two periods of **UARTCLK** are accepted as valid pulse.

\_\_\_\_\_Note \_\_\_\_\_

Zero is an illegal value. Programming a zero value results in no **IrLPBaud16** pulses being generated.

# 3.3.5 Integer baud rate register, UARTIBRD

The UARTIBRD register is the integer part of the baud rate divisor value. All the bits are cleared to 0 on reset. Table 3-6 shows the bit assignment of the UARTIBRD register.

Table 3-6 UARTIBRD register

| Bits | Name        | Function                                                             |
|------|-------------|----------------------------------------------------------------------|
| 15:0 | BAUD DIVINT | The integer baud rate divisor. These bits are cleared to 0 on reset. |

## 3.3.6 Fractional baud rate register, UARTFBRD

The UARTFBRD register is the fractional part of the baud rate divisor value. All the bits are cleared to 0 on reset. Table 3-7 shows the bit assignment of register of the UARTFBRD register.

Table 3-7 UARTFBRD register

| Bits | Name         | Function                              |
|------|--------------|---------------------------------------|
| 5:0  | BAUD DIVFRAC | The fractional baud rate divisor.     |
|      |              | These bits are cleared to 0 on reset. |

The baud rate divisor is calculated as follows:

Baud rate divisor BAUDDIV =  $(\mathbf{F_{UARTCLK}}/\{16 * \text{Baud rate}\})$ 

where  $\mathbf{F}_{UARTCLK}$  is the UART reference clock frequency.

The BAUDDIV is comprised of the integer value (BAUD DIVINT) and the fractional value (BAUD DIVFRAC).



The contents of the UARTIBRD and UARTFBRD registers are not updated until transmission or reception of the current character is complete.

The minimum divide ratio possible is 1 and the maximum is  $65535(2^{16} - 1)$ . That is, UARTIBRD = 0 is invalid and UARTFBRD is ignored when this is the case.

Similarly, when UARTIBRD = 65535 (that is 0xFFFF), then UARTFBRD must not be greater than zero. If this is exceeded it results in an aborted transmission or reception.

Example 3-1 is an example of how to calculate the divisor value.

## Example 3-1 Calculating the divisor value

If the required band rate is 230400 and **UARTCLK** = 4MHz then:

Baud Rate Divisor =  $(4 * 10^6)/(16 * 230400) = 1.085$ 

Therefore,  $BRD_I = 1$  and  $BRD_F = 0.085$ ,

Therefore, fractional part, m = integer((0.085 \* 64) + 0.5) = 5

Generated baud rate divider = 1 + 5/64 = 1.078

Generated band rate =  $(4 * 10^6)/(16 * 1.078) = 231911$ 

Error = (231911 - 230400)/230400 \* 100 = 0.656%

The maximum error using a 6-bit UARTFBRD register = 1/64 \* 100 = 1.56%. This occurs when m = 1, and the error is cumulative over 64 clock ticks.

Table 3-8 shows some typical bit rates and their corresponding divisors, given the UART clock frequency of 7.3728MHz. These values do not use the fractional divider so the value in the UARTFBRD register is zero.

Table 3-8 Typical baud rates and divisors

| Programmed integer divisor | Bit rate (bps) |
|----------------------------|----------------|
| 0x1                        | 460800         |
| 0x2                        | 230400         |
| 0x4                        | 115200         |
| 0x6                        | 76800          |
| 0x8                        | 57600          |
| 0xC                        | 38400          |

Table 3-8 Typical baud rates and divisors (continued)

| Programmed integer divisor | Bit rate (bps) |
|----------------------------|----------------|
| 0x18                       | 19200          |
| 0x20                       | 14400          |
| 0x30                       | 9600           |
| 0xC0                       | 2400           |
| 0x180                      | 1200           |
| 0x105D                     | 110            |

Table 3-9 shows some required bit rates and their corresponding integer and fractional divisor values and generated bit rates given a clock frequency of 4MHz.

Table 3-9 Typical baud rates and integer and fractional divisors

| Programmed divisor (integer) | Programmed divisor (fraction) | Required bit rate in bps | Generated bit rate in bps | Error % |
|------------------------------|-------------------------------|--------------------------|---------------------------|---------|
| 0x1                          | 0x5                           | 230400                   | 231911                    | 0.656   |
| 0x2                          | 0xB                           | 115200                   | 115101                    | 0.086   |
| 0x3                          | 0x10                          | 76800                    | 76923                     | 0.160   |
| 0x6                          | 0x21                          | 38400                    | 38369                     | 0.081   |
| 0x11                         | 0x17                          | 14400                    | 14401                     | 0.007   |
| 0x68                         | 0xB                           | 2400                     | 2400                      | ~0      |
| 0x8E0                        | 0x2F                          | 110                      | 110                       | ~0      |

# 3.3.7 Line control register, UARTLCR\_H

The UARTLCR\_H register is the line control register. This register accesses bits 29 to 22 of the UART bit rate and line control register, UARTLCR.

All the bits are cleared to 0 when reset. Table 3-10 shows the bit assignment of the UARTCR\_H register.

Table 3-10 UARTLCR\_H register

| Bits | Name | Function                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15:8 | -    | Reserved, do not modify, read as zero.                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| 7    | SPS  | Stick parity select. When bits 1, 2, and 7 of the UARTLCR_H register are set, the parity bit is transmitted and checked as a 0. When bits 1 and 7 are set, and bit 2 is 0, the parity bit is transmitted and checked as a 1. When this bit is cleared stick parity is disabled. Refer to Table 3-11 on page 3-14 for a truth table showing the SPS, EPS and PEN bits.                                                                                                         |
| 6:5  | WLEN | Word length. The select bits indicate the number of data bits transmitted or received in a frame as follows:                                                                                                                                                                                                                                                                                                                                                                  |
|      |      | 11 = 8 bits                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|      |      | 10 = 7 bits                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|      |      | 01 = 6 bits                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|      |      | 00 = 5  bits.                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| 4    | FEN  | Enable FIFOs. If this bit is set to 1, transmit and receive FIFO buffers are enabled (FIFO mode). Wher cleared to 0 the FIFOs are disabled (character mode) that is, the FIFOs become 1-byte-deep holding registers.                                                                                                                                                                                                                                                          |
| 3    | STP2 | Two stop bits select. If this bit is set to 1, two stop bits are transmitted at the end of the frame. The receive logic does not check for two stop bits being received.                                                                                                                                                                                                                                                                                                      |
| 2    | EPS  | Even parity select. If this bit is set to 1, even parity generation and checking is performed during transmission and reception, which checks for an even number of 1s in data and parity bits. When cleared to 0 then odd parity is performed which checks for an odd number of 1s. This bit has no effect when parity is disabled by <b>Parity Enable</b> (bit 1) being cleared to 0. Refer to Table 3-11 on page 3-14 for a truth table showing the SPS, EPS and PEN bits. |
| 1    | PEN  | Parity enable. If this bit is set to 1, parity checking and generation is enabled, else parity is disabled and no parity bit added to the data frame. Refer to Table 3-11 on page 3-14 for a truth table showing the SPS EPS and PEN bits.                                                                                                                                                                                                                                    |
| 0    | BRK  | Send break. If this bit is set to 1, a low-level is continually output on the UARTTXD output, after completing transmission of the current character. For the proper execution of the break command, the software must set this bit for at least two complete frames.  For normal use, this bit must be cleared to 0.                                                                                                                                                         |

UARTLCR\_H, UARTIBRD and UARTFBRD form a single 30-bit wide register (UARTLCR) which is updated on a single write strobe generated by a UARTLCR\_H write. So, in order to internally update the contents of UARTIBRD or UARTFBRD, a UARTLCR\_H write must always be performed at the end.

-----Note ------

To update the three registers there are two possible sequences:

- UARTIBRD write, UARTFBRD write and UARTLCR\_H write
- UARTFBRD write, UARTIBRD write and UARTLCR\_H write.

To update UARTIBRD or UARTFBRD only:

UARTIBRD write (or UARTFBRD write) and UARTLCR\_H write.

Table 3-11 is a truth table for the *Stick Parity Select* (SPS), *Even Parity Select* (EPS), and *Parity ENable* (PEN) bits of the UARTLCR\_H register.

Table 3-11 Truth table

| PEN | EPS | SPS | Parity bit (transmitted or checked) |
|-----|-----|-----|-------------------------------------|
| 0   | х   | X   | Not transmitted or checked          |
| 1   | 1   | 0   | Even parity                         |
| 1   | 0   | 0   | Odd parity                          |
| 1   | 0   | 1   | 1                                   |
| 1   | 1   | 1   | 0                                   |

—— Note ———

The baud rate and line control registers must not be changed:

- when the UART is enabled
- when completing a transmission or a reception when it has been programmed to become disabled.

The FIFO integrity is not guaranteed under the following conditions:

- after the BRK bit has been initiated
- if the software disables the UART in the middle of a transmission with data in the FIFO, and then re-enables it.

# 3.3.8 Control register, UARTCR

The UARTCR register is the control register. All the bits are cleared to 0 on reset except for bits 9 and 8 which are set to 1. Table 3-12 shows the bit assignment of the UARTCR register.

Table 3-12 UARTCR register

| Bits | Name  | Function                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15   | CTSEn | CTS hardware flow control enable. If this bit is set to 1, CTS hardware flow control is enabled. Data is only transmitted when the <b>nUARTCTS</b> signal is asserted.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| 14   | RTSEn | RTS hardware flow control enable. If this bit is set to 1, RTS hardware flow control is enabled. Data is only requested when there is space in the receive FIFO for it to be received.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| 13   | Out2  | This bit is the complement of the UART Out2 (nUARTOut2) modem status output. That is, when the bit is programmed to a 1, the output is 0. For DTE this can be used as <i>Ring Indicator</i> (RI).                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| 12   | Out1  | This bit is the complement of the UART Out1 (nUARTOut1) modem status output. That is, when the bit is programmed to a 1 the output is 0. For DTE this can be used as <i>Data Carrier Detect</i> (DCD).                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| 11   | RTS   | Request to send. This bit is the complement of the UART request to send ( <b>nUARTRTS</b> ) modem status output. That is, when the bit is programmed to a 1, the output is 0.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| 10   | DTR   | Data transmit ready. This bit is the complement of the UART data transmit ready ( <b>nUARTDTR</b> ) modem status output. That is, when the bit is programmed to a 1, the output is 0.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| 9    | RXE   | Receive enable. If this bit is set to 1, the receive section of the UART is enabled. Data reception occurs for either UART signals or SIR signals according to the setting of SIR Enable (bit 1). When the UART is disabled in the middle of reception, it completes the current character before stopping.                                                                                                                                                                                                                                                                                                                                                                       |
| 8    | TXE   | Transmit enable. If this bit is set to 1, the transmit section of the UART is enabled. Data transmission occurs for either UART signals, or SIR signals according to the setting of SIR Enable (bit 1). When the UART is disabled in the middle of transmission, it completes the current character before stopping.                                                                                                                                                                                                                                                                                                                                                              |
| 7    | LBE   | Loop back enable. If this bit is set to 1 and the SIR Enable bit is set to 1 and the test register UARTTCR bit 2 (SIRTEST) is set to 1, then the <b>nSIROUT</b> path is inverted, and fed through to the <b>SIRIN</b> path. The SIRTEST bit in the test register must be set to 1 to override the normal half-duplex SIR operation. This must be the requirement for accessing the test registers during normal operation and SIRTEST must be cleared to 0 when loopback testing is finished. This feature reduces the amount of external coupling required during system test.  If this bit is set to 1, and the SIRTEST bit is set to 0, the UARTTXD path is fed through to the |
|      |       | UARTRXD path.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|      |       | In either SIR mode or normal mode, when this bit is set, the modem outputs are also fed through to<br>the modem inputs.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|      |       | This bit is cleared to 0 on reset, which disables the loopback mode.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |

Table 3-12 UARTCR register (continued)

| Bits | Name   | Function                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|------|--------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 6:3  | -      | Reserved, do not modify, read as zero.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| 2    | SIRLP  | IrDA SIR low power mode. This bit selects the IrDA encoding mode. If this bit is cleared to 0, low-level bits are transmitted as an active high pulse with a width of $^3/_{16}$ th of the bit period. If this bit is set to 1, low-level bits are transmitted with a pulse width which is 3 times the period of the IrLPBaud16 input signal, regardless of the selected bit rate. Setting this bit uses less power, but might reduce transmission distances.                                                                                              |
| 1    | SIREN  | SIR enable. If this bit is set to 1, the IrDA SIR ENDEC is enabled. This bit has no effect if the UART is not enabled by bit 0 being set to 1.  When the IrDA SIR ENDEC is enabled, data is transmitted and received on <b>nSIROUT</b> and <b>SIRIN</b> . <b>UARTTXD</b> remains in the marking state (set to 1). Signal transitions on <b>UARTRXD</b> or modem status inputs have no effect.  When the IrDA SIR ENDEC is disabled, <b>nSIROUT</b> remains cleared to 0 (no light pulse generated), and signal transitions on <b>SIRIN</b> have no effect. |
| 0    | UARTEN | UART enable. If this bit is set to 1, the UART is enabled. Data transmission and reception occurs for either UART signals or SIR signals according to the setting of SIR Enable (bit 1). When the UART is disabled in the middle of transmission or reception, it completes the current character before stopping.                                                                                                                                                                                                                                         |

| Note  |  |
|-------|--|
| 11016 |  |

To enable transmission, both TXE, bit 8, and UARTEN, bit 0, must be set. Similarly, to enable reception, RXE, bit 9, and UARTEN, bit 0, must be set.

# —— Note ———

Program the control registers as follows:

- 1. Disable the UART.
- 2. Wait for the end of transmission or reception of the current character.
- 3. Flush the transmit FIFO by disabling bit 4 (FEN) in the line control register (UARTCLR\_H).
- 4. Reprogram the control register.
- 5. Enable the UART.

### 3.3.9 Interrupt FIFO level select register, UARTIFLS

The UARTIFLS register is the interrupt FIFO level select register. You can use the UARTIFLS register to define the FIFO level at which the **UARTTXINTR** and **UARTRXINTR** are triggered.

The interrupts are generated based on a transition through a level rather than being based on the level. That is, the design is such that the interrupts are generated when the fill level progresses through the trigger level.

The bits are reset so that the trigger level is when the FIFOs are at the half-way mark. Table 3-13 shows the bit assignment of the UARTIFLS register.

Table 3-13 UARTIFLS register

| Bits | Name     | Function                                                                                                                                                                                                                                                                                                                              |
|------|----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15:6 | -        | Reserved, do not modify, read as zero.                                                                                                                                                                                                                                                                                                |
| 5:3  | RXIFLSEL | Receive interrupt FIFO level select. The trigger points for the receive interrupt are as follows:  000 = Receive FIFO becomes >= 1/8 full  001 = Receive FIFO becomes >= 1/4 full  010 = Receive FIFO becomes >= 1/2 full  011 = Receive FIFO becomes >= 3/4 full  100 = Receive FIFO becomes >= 7/8 full  101:111 = reserved.        |
| 2:0  | TXIFLSEL | Transmit interrupt FIFO level select. The trigger points for the transmit interrupt are as follows:  000 = Transmit FIFO becomes <= 1/8 full  001 = Transmit FIFO becomes <= 1/4 full  010 = Transmit FIFO becomes <= 1/2 full  011 = Transmit FIFO becomes <= 3/4 full  100 = Transmit FIFO becomes <= 7/8 full  101:111 = reserved. |

# 3.3.10 Interrupt mask set/clear register, UARTIMSC

The UARTIMSC register is the interrupt mask set/clear register. It is a read/write register.

On a read this register gives the current value of the mask on the relevant interrupt. On a write of 1 to the particular bit, it sets the corresponding mask of that interrupt. A write of 0 clears the corresponding mask.

All the bits are cleared to 0 when reset. Table 3-14 shows the bit assignment of the UARTIMSC register.

Table 3-14 UARTIMSC register

| Bits  | Name   | Function                                                                                                                                                                                                      |
|-------|--------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15:11 | -      | Reserved, read as zero, do not modify.                                                                                                                                                                        |
| 10    | OEIM   | Overrun error interrupt mask. On a read, the current mask for the <b>OEIM</b> interrupt is returned.  On a write of 1, the mask of the <b>OEIM</b> interrupt is set. A write of 0 clears the mask.            |
| 9     | BEIM   | Break error interrupt mask. On a read the current mask for the <b>BEIM</b> interrupt is returned.  On a write of 1, the mask of the <b>BEIM</b> interrupt is set. A write of 0 clears the mask.               |
| 8     | PEIM   | Parity error interrupt mask. On a read the current mask for the <b>PEIM</b> interrupt is returned. On a write of 1, the mask of the <b>PEIM</b> interrupt is set. A write of 0 clears the mask.               |
| 7     | FEIM   | Framing error interrupt mask. On a read the current mask for the <b>FEIM</b> interrupt is returned.  On a write of 1, the mask of the <b>FEIM</b> interrupt is set. A write of 0 clears the mask.             |
| 6     | RTIM   | Receive timeout interrupt mask. On a read the current mask for the <b>RTIM</b> interrupt is returned. On a write of 1, the mask of the <b>RTIM</b> interrupt is set. A write of 0 clears the mask.            |
| 5     | TXIM   | Transmit interrupt mask. On a read the current mask for the <b>TXIM</b> interrupt is returned.  On a write of 1, the mask of the <b>TXIM</b> interrupt is set. A write of 0 clears the mask.                  |
| 4     | RXIM   | Receive interrupt mask. On a read the current mask for the <b>RXIM</b> interrupt is returned.  On a write of 1, the mask of the <b>RXIM</b> interrupt is set. A write of 0 clears the mask.                   |
| 3     | DSRMIM | <b>nUARTDSR</b> modem interrupt mask. On a read the current mask for the <b>DSRMIM</b> interrupt is returned.  On a write of 1, the mask of the <b>DSRMIM</b> interrupt is set. A write of 0 clears the mask. |
| 2     | DCDMIM | <b>nUARTDCD</b> modem interrupt mask. On a read the current mask for the <b>DCDMIM</b> interrupt is returned.  On a write of 1, the mask of the <b>DCDMIM</b> interrupt is set. A write of 0 clears the mask. |
| 1     | CTSMIM | <b>nUARTCTS</b> modem interrupt mask. On a read the current mask for the <b>CTSMIM</b> interrupt is returned.  On a write of 1, the mask of the <b>CTSMIM</b> interrupt is set. A write of 0 clears the mask. |
| 0     | RIMIM  | <b>nUARTRI</b> modem interrupt mask. On a read the current mask for the <b>RIMIM</b> interrupt is returned.  On a write of 1, the mask of the RIMIM interrupt is set. A write of 0 clears the mask.           |

## 3.3.11 Raw interrupt status register, UARTRIS

The UARTRIS register is the raw interrupt status register. It is a read-only register. On a read this register gives the current raw status value of the corresponding interrupt. A write has no effect.

——Caution ———

All the bits, except for the modem status interrupt bits (bits 3 to 0), are cleared to 0 when reset. The modem status interrupt bits are undefined after reset.

Table 3-15 shows the bit assignment of the UARTRIS register.

Table 3-15 UARTRIS register

| Bits  | Name    | Function                                                                                                                           |
|-------|---------|------------------------------------------------------------------------------------------------------------------------------------|
| 15:11 | -       | Reserved, read as zero, do not modify                                                                                              |
| 10    | OERIS   | Overrun error interrupt status. Gives the raw interrupt state (prior to masking) of the <b>UARTOEINTR</b> interrupt                |
| 9     | BERIS   | Break error interrupt status. Gives the raw interrupt state (prior to masking) of the <b>UARTBEINTR</b> interrupt                  |
| 8     | PERIS   | Parity error interrupt status. Gives the raw interrupt state (prior to masking) of the <b>UARTPEINTR</b> interrupt                 |
| 7     | FERIS   | Framing error interrupt status. Gives the raw interrupt state (prior to masking) of the <b>UARTFEINTR</b> interrupt                |
| 6     | RTRIS   | Receive timeout interrupt status. Gives the raw interrupt state (prior to masking) of the <b>UARTRTINTR</b> interrupt <sup>a</sup> |
| 5     | TXRIS   | Transmit interrupt status. Gives the raw interrupt state (prior to masking) of the <b>UARTTXINTR</b> interrupt                     |
| 4     | RXRIS   | Receive interrupt status. Gives the raw interrupt state (prior to masking) of the <b>UARTRXINTR</b> interrupt                      |
| 3     | DSRRMIS | nUARTDSR modem interrupt status. Gives the raw interrupt state (prior to masking) of the UARTDSRINTR interrupt                     |

Table 3-15 UARTRIS register (continued)

| Bits | Name    | Function                                                                                                                     |  |
|------|---------|------------------------------------------------------------------------------------------------------------------------------|--|
| 2    | DCDRMIS | <b>nUARTDCD</b> modem interrupt status. Gives the raw interrupt state (prior to masking) of the <b>UARTDCDINTR</b> interrupt |  |
| 1    | CTSRMIS | <b>nUARTCTS</b> modem interrupt status. Gives the raw interrupt state (prior to masking) of the <b>UARTCTSINTR</b> interrupt |  |
| 0    | RIRMIS  | <b>nUARTRI</b> modem interrupt status. Gives the raw interrupt state (prior to masking) of the <b>UARTRIINTR</b> interrupt   |  |

a. In this case the raw interrupt cannot be set unless the mask is set, this is because the mask acts as an enable for power saving. That is, the same status can be read from UARTMIS and UARTRIS for the receive timeout interrupt.

## 3.3.12 Masked interrupt status register, UARTMIS

The UARTMIS register is the masked interrupt status register. It is a read-only register. On a read this register gives the current masked status value of the corresponding interrupt. A write has no effect.

All the bits except for the modem status interrupt bits (bits 3 to 0) are cleared to 0 when reset. The modem status interrupt bits are undefined after reset. Table 3-16 shows the bit assignment of the UARTMIS register.

Table 3-16 UARTMIS register

| Bits  | Name  | Function                                                                                                                     |  |
|-------|-------|------------------------------------------------------------------------------------------------------------------------------|--|
| 15:11 | -     | Reserved, read as zero, do not modify                                                                                        |  |
| 10    | OEMIS | Overrun error masked interrupt status. Gives the masked interrupt state (after masking) of the <b>UARTOEINTR</b> interrupt   |  |
| 9     | BEMIS | Break error masked interrupt status. Gives the masked interrupt state (after masking) of the <b>UARTBEINTR</b> interrupt     |  |
| 8     | PEMIS | Parity error masked interrupt status. Gives the masked interrupt state (after masking) of the <b>UARTPEINTR</b> interrupt    |  |
| 7     | FEMIS | Framing error masked interrupt status. Gives the masked interrupt state (after masking) of the <b>UARTFEINTR</b> interrupt   |  |
| 6     | RTMIS | Receive timeout masked interrupt status. Gives the masked interrupt state (after masking) of the <b>UARTRTINTR</b> interrupt |  |
| 5     | TXMIS | Transmit masked interrupt status. Gives the masked interrupt state (after masking) of the UARTTXINTR interrupt               |  |

Table 3-16 UARTMIS register (continued)

| Bits | Name    | Function                                                                                                                            |  |
|------|---------|-------------------------------------------------------------------------------------------------------------------------------------|--|
| 4    | RXMIS   | Receive masked interrupt status. Gives the masked interrupt state (after masking) of the UARTRXINTR interrupt                       |  |
| 3    | DSRMMIS | <b>nUARTDSR</b> modem masked interrupt status. Gives the masked interrupt state (after masking) of the <b>UARTDSRINTR</b> interrupt |  |
| 2    | DCDMMIS | <b>nUARTDCD</b> modem masked interrupt status. Gives the masked interrupt state (after masking) of the <b>UARTDCDINTR</b> interrupt |  |
| 1    | CTSMMIS | <b>nUARTCTS</b> modem masked interrupt status. Gives the masked interrupt state (after masking) of the <b>UARTCTSINTR</b> interrupt |  |
| 0    | RIMMIS  | <b>nUARTRI</b> modem masked interrupt status. Gives the masked interrupt state (after masking) of the <b>UARTRIINTR</b> interrupt   |  |

# 3.3.13 Interrupt clear register, UARTICR

The UARTICR register is the interrupt clear register and is write-only. On a write of 1, the corresponding interrupt is cleared. A write of 0 has no effect. Table 3-17 shows the bit assignment of the UARTICR register.

**Table 3-17 UARTICR register** 

| Bits  | Name     | Function                                                                |  |
|-------|----------|-------------------------------------------------------------------------|--|
| 15:11 | Reserved | Reserved, read as zero, do not modify                                   |  |
| 10    | OEIC     | Overrun error interrupt clear. Clears the UARTOEINTR interrupt          |  |
| 9     | BEIC     | Break error interrupt clear. Clears the <b>UARTBEINTR</b> interrupt     |  |
| 8     | PEIC     | Parity error interrupt clear. Clears the <b>UARTPEINTR</b> interrupt    |  |
| 7     | FEIC     | Framing error interrupt clear. Clears the <b>UARTFEINTR</b> interrupt   |  |
| 6     | RTIC     | Receive timeout interrupt clear. Clears the <b>UARTRTINTR</b> interrupt |  |
| 5     | TXIC     | Transmit interrupt clear. Clears the <b>UARTTXINTR</b> interrupt        |  |
| 4     | RXIC     | Receive interrupt clear. Clears the <b>UARTRXINTR</b> interrupt         |  |
| 3     | DSRMIC   | nUARTDSR modem interrupt clear. Clears the UARTDSRINTR interrupt        |  |

Table 3-17 UARTICR register (continued)

| Bits | Name   | Function                                                         |
|------|--------|------------------------------------------------------------------|
| 2    | DCDMIC | nUARTDCD modem interrupt clear. Clears the UARTDCDINTR interrupt |
| 1    | CTSMIC | nUARTCTS modem interrupt clear. Clears the UARTCTSINTR interrupt |
| 0    | RIMIC  | nUARTRI modem interrupt clear. Clears the UARTRIINTR interrupt   |

# 3.3.14 DMA control register, UARTDMACR

The UARTDMACR register is the DMA control register. It is a read/write register. All the bits are cleared to 0 on reset. Table 3-18 shows the bit assignment of the UARTDMACR register.

Table 3-18 UARTDMACR register

| Bits | Name     | Function                                                                                                                                                                       |
|------|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15:3 | -        | Reserved, read as zero, do not modify.                                                                                                                                         |
| 2    | DMAONERR | DMA on error. If this bit is set to 1, the DMA receive request outputs, <b>UARTRXDMASREQ</b> or <b>UARTRXDMABREQ</b> , are disabled when the UART error interrupt is asserted. |
| 1    | TXDMAE   | Transmit DMA enable. If this bit is set to 1, DMA for the transmit FIFO is enabled.                                                                                            |
| 0    | RXDMAE   | Receive DMA enable. If this bit is set to 1, DMA for the receive FIFO is enabled.                                                                                              |

# 3.3.15 Peripheral identification registers, UARTPeriphID0-3

The UARTPeriphID0-3 registers are four 8-bit registers, that span address locations 0xFE0 - 0xFEC. The registers can conceptually be treated as a 32-bit register. The read only registers provide the following options of the peripheral:

PartNumber[11:0] This is used to identify the peripheral. The three digits product code 0x011 is used.

**Designer ID[19:12]** This is the identification of the designer. ARM Limited is 0x41 (ASCII A).

**Revision[23:20]** This is the revision number of the peripheral. The revision number starts from 0.

**Configuration**[31:24] This is the configuration option of the peripheral. The configuration value is 0.

Figure 3-1 on page 3-23 shows the bit assignment for the UARTPeriphID0-3 registers.

## Actual register bit assignment



Conceptual register bit assignment

Figure 3-1 Peripheral identification register bit assignments

——Note ———
When you design a systems memory map you must remember that the register has a 4KB memory footprint. All memory accesses to the peripheral identification registers

The four, 8-bit peripheral identification registers are described in the following subsections:

- *UARTPeriphID0 register*
- *UARTPeriphID1 register* on page 3-24

must be 32-bit, using the LDR and STR instructions.

- *UARTPeriphID2 register* on page 3-24
- *UARTPeriphID3 register* on page 3-24.

# **UARTPeriphID0** register

The UARTPeriphID0 register is hard coded and the fields within the register determine the reset value. Table 3-19 shows the bit assignment of the UARTPeriphID0 register.

Table 3-19 UARTPeriphID0 register

| Bits | Name        | Description                                 |
|------|-------------|---------------------------------------------|
| 15:8 | -           | Reserved, read undefined must read as zeros |
| 7:0  | PartNumber0 | These bits read back as 0x11                |

# **UARTPeriphID1** register

The UARTPeriphID1 register is hard coded and the fields within the register determine the reset value. Table 3-20 shows the bit assignment of the UARTPeriphID1 register.

Table 3-20 UARTPeriphID1 register

| Bits | Name        | Description                                  |
|------|-------------|----------------------------------------------|
| 15:8 | -           | Reserved, read undefined, must read as zeros |
| 7:4  | Designer0   | These bits read back as 0x1                  |
| 3:0  | PartNumber1 | These bits read back as 0x0                  |

# **UARTPeriphID2** register

The UARTPeriphID2 register is hard coded and the fields within the register determine the reset value. Table 3-21 shows the bit assignment of the UARTPeriphID2 register.

Table 3-21 UARTPeriphID2 register

| Bits | Name      | Description                                  |
|------|-----------|----------------------------------------------|
| 15:8 | -         | Reserved, read undefined, must read as zeros |
| 7:4  | Revision  | These bits read back as 0x3                  |
| 3:0  | Designer1 | These bits read back as 0x4                  |

# **UARTPeriphID3** register

The UARTPeriphID3 register is hard coded and the fields within the register determine the reset value. Table 3-22 shows the bit assignment of the UARTPeriphID3 register.

Table 3-22 UARTPeriphID3 register

| Bits | Name          | Description                                  |
|------|---------------|----------------------------------------------|
| 15:8 | -             | Reserved, read undefined, must read as zeros |
| 7:0  | Configuration | These bits read back as 0x00                 |

# 3.3.16 PrimeCell identification registers, UARTPCellID0-3

The UARTPCellID0-3registers are four 8-bit wide registers, that span address locations 0xFF0-0xFFC. The registers can conceptually be treated as a 32-bit register. The register is used as a standard cross-peripheral identification system. The UARTPCellID register is set to 0xB105F00D. Figure 3-2 shows the bit assignment for the UARTPCellID0-3 registers.

Actual register bit assignment



Conceptual register bit assignment

Figure 3-2 PrimeCell identification register bit assignments

The four, 8-bit PrimeCell identification registers are described in the following subsections:

- UARTPCellID0 register
- *UARTPCellID1 register* on page 3-26
- *UARTPCellID2 register* on page 3-26
- *UARTPCellID3 register* on page 3-26.

## **UARTPCellID0** register

The UARTPCellID0 register is hard coded and the fields within the register determine the reset value. Table 3-23 shows the bit assignment of the UARTPCellID0 register.

Table 3-23 UARTPCellID0 register

| Bits | Name         | Description                                  |
|------|--------------|----------------------------------------------|
| 15:8 | -            | Reserved, read undefined, must read as zeros |
| 7:0  | UARTPCellID0 | These bits read back as 0x00                 |

# **UARTPCellID1** register

The UARTPCellID1 register is hard coded and the fields within the register determine the reset value. Table 3-24 shows the bit assignment of the UARTPCellID1 register.

Table 3-24 UARTPCellID1 register read bits

| Bits | Name         | Description                                  |
|------|--------------|----------------------------------------------|
| 15:8 | -            | Reserved, read undefined, must read as zeros |
| 7:0  | UARTPCellID1 | These bits read back as 0xF0                 |

## **UARTPCellID2** register

The UARTPCellID2 register is hard coded and the fields within the register determine the reset value. Table 3-25 shows the bit assignment of the UARTPCellID2 register.

Table 3-25 UARTPCellID2 register read bits

| Bits | Name         | Description                                  |
|------|--------------|----------------------------------------------|
| 15:8 | -            | Reserved, read undefined, must read as zeros |
| 7:0  | UARTPCellID2 | These bits read back as 0x05                 |

# **UARTPCellID3** register

The UARTPCellID3 register is hard coded and the fields within the register determine the reset value. Table 3-26 shows the bit assignment of the UARTPCellID3 register.

Table 3-26 UARTPCellID3 register read bits

| Bits | Name         | Description                                  |
|------|--------------|----------------------------------------------|
| 15:8 | -            | Reserved, read undefined, must read as zeros |
| 7:0  | UARTPCellID3 | These bits read back as 0xB1                 |

# 3.4 Interrupts

There are eleven maskable interrupts generated within the UART. These are combined to form five individual interrupt outputs and one which is the OR of the individual outputs:

- UARTRXINTR
- UARTTXINTR.
- UARTRTINTR
- **UARTMSINTR**, that can be caused by:
  - **UARTRIINTR**, because of a change in the **nUARTRI** modem status line
  - UARTCTSINTR, because of a change in the nUARTCTS modem status line
  - UARTDCDINTR, because of a change in the nUARTDCD modem status line
  - UARTDSRINTR, because of a change in the nUARTDSR modem status line.
- **UARTEINTR**, that can be caused by:
  - UARTOEINTR, because of an overrun error
  - **UARTBEINTR**, because of a break in the reception
  - **UARTPEINTR**, because of a parity error in the received character
  - UARTFEINTR, because of a framing error in the received character.
- **UARTINTR**, this is an OR function of the five individual masked outputs.

You can enable or disable the individual interrupts by changing the mask bits in the UARTIMSC register. Setting the appropriate mask bit HIGH enables the interrupt.

Provision of individual outputs as well as a combined interrupt output, enables you to use either a global interrupt service routine, or modular device drivers to handle interrupts.

The transmit and receive dataflow interrupts **UARTRXINTR** and **UARTTXINTR** have been separated from the status interrupts. This enables you to use **UARTRXINTR** and **UARTTXINTR** so that data can be read or written in response to the FIFO trigger levels.

The error interrupt, **UARTEINTR**, can be triggered when there is an error in the reception of data. A number of error conditions are possible.

The modem status interrupt, **UARTMSINTR**, is a combined interrupt of all the individual modem status lines.

The status of the individual interrupt sources can be read either from UARTRIS, for raw interrupt status, or from the UARTMIS, for the masked interrupt status.

#### 3.4.1 UARTMSINTR

The modem status interrupt is asserted if any of the modem status lines (**nUARTCTS**, **nUARTDCD**, **nUARTDSR**, and **nUARTRI**) change. It is cleared by writing a 1 to the corresponding bit(s) in the UARTICR register, depending on which of the modem status lines is causing the interrupt.

#### 3.4.2 UARTRXINTR

The receive interrupt changes state when one of the following events occurs:

- If the FIFOs are enabled and the receive FIFO reaches the programmed trigger level. When this happens, the receive interrupt is asserted HIGH. The receive interrupt is cleared by reading data from the receive FIFO until it becomes less than the trigger level, or by clearing the interrupt.
- If the FIFOs are disabled (have a depth of one location) and data is received thereby filling the location, the receive interrupt is asserted HIGH. The receive interrupt is cleared by performing a single read of the receive FIFO, or by clearing the interrupt.

#### 3.4.3 UARTTXINTR

The transmit interrupt changes state when one of the following events occurs:

- If the FIFOs are enabled and the transmit FIFO reaches the programmed trigger level. When this happens, the transmit interrupt is asserted HIGH. The transmit interrupt is cleared by writing data to the transmit FIFO until it becomes greater than the trigger level, or by clearing the interrupt.
- If the FIFOs are disabled (have a depth of one location) and there is no data present in the transmitters single location, the transmit interrupt is asserted HIGH. It is cleared by performing a single write to the transmit FIFO, or by clearing the interrupt.

To update the transmit FIFO you must:

• Write data to the transmit FIFO, either prior to enabling the UART and the interrupts, or after enabling the UART and interrupts.

| Note                                                                                       |
|--------------------------------------------------------------------------------------------|
| The transmit interrupt is based on a transition through a level, rather than on the level  |
| itself. When the interrupt and the UART is enabled before any data is written to the       |
| transmit FIFO the interrupt is not set. The interrupt is only set once written data leaves |
| the single location of the transmit FIFO and it becomes empty.                             |

#### 3.4.4 UARTRTINTR

The receive timeout interrupt is asserted when the receive FIFO is not empty, and no further data is received over a 32-bit period. The receive timeout interrupt is cleared either when the FIFO becomes empty through reading all the data (or by reading the holding register), or when a 1 is written to the corresponding bit of the UARTICR register.

#### 3.4.5 UARTEINTR

The error interrupt is asserted when an error occurs in the reception of data by the UART. The interrupt can be caused by a number of different error conditions:

- framing
- parity
- break
- overrun.

You can determine the cause of the interrupt by reading the UARTRIS or UARTMIS registers. It can be cleared by writing to the relevant bits of the UARTICR register (bits 7 to 10 are the error clear bits).

#### 3.4.6 UARTINTR

The interrupts are also combined into a single output, which is an OR function of the individual masked sources. You can connect this output to the system interrupt controller to provide another level of masking on a individual peripheral basis.

The combined UART interrupt is asserted if any of the individual interrupts above are asserted and enabled.

Programmer's Model

# Chapter 4 **Programmer's Model for Test**

This chapter describes the additional logic for integration testing. It contains the following sections:

- *Test harness overview* on page 4-2
- *Scan testing* on page 4-3
- Summary of test registers on page 4-4
- Integration testing of block inputs on page 4-9
- Integration testing of block outputs on page 4-11
- *Integration test summary* on page 4-14.

#### 4.1 Test harness overview

The additional logic for functional verification and integration vectors enables:

- capture of input signals to the block
- stimulation of the output signals.

The integration vectors provide a way of verifying that the UART is correctly wired into a system. This is done by separately testing three groups of signals:

#### **AMBA** signals

These are tested by checking the connections of all the address and data bits.

#### Primary input/output signals

These are tested using a simple trickbox that can demonstrate the correct connection of the input/output signals to external pads.

#### **Intra-chip signals (such as interrupt sources)**

The tests for these signals are system-specific, and enable you to write the necessary tests. Additional logic is implemented enabling you to read and write to each intra-chip input/output signal.

These test features are controlled by test registers. This enables you to test the UART in isolation from the rest of the system using only transfers from the AMBA APB.

Off-chip test vectors are supplied using a 32-bit parallel *External Bus Interface* (EBI) and converted to internal AMBA bus transfers. The application of test vectors is controlled through the *Test Interface Controller* (TIC) AMBA bus master module.

# 4.2 Scan testing

The UART has been designed to simplify:

- insertion of scan test cells
- use of Automatic Test Pattern Generation (ATPG).

This provides an alternative method of manufacturing test.

# 4.3 Summary of test registers

The UART test registers are memory-mapped as shown in Table 4-1.

**Table 4-1 Test registers summary** 

| Offset | Туре | Width | Reset<br>value | Name     | Description                                                     |
|--------|------|-------|----------------|----------|-----------------------------------------------------------------|
| 0x080  | RW   | 3     | 0x0            | UARTTCR  | Test control register, UARTTCR on page 4-5                      |
| 0x084  | RW   | 8     | 0x00           | UARTITIP | Integration test input read/set register, UARTITIP on page 4-6  |
| 0x088  | RW   | 14    | 0x000          | UARTITOP | Integration test output read/set register, UARTITOP on page 4-7 |
| 0x08C  | RW   | 11    | 0x             | UARTTDR  | Test data register, UARTTDR on page 4-8                         |

Each register shown in Table 4-1 is described in the following sections:

- Test control register, UARTTCR on page 4-5
- Integration test input read/set register, UARTITIP on page 4-6
- Integration test output read/set register, UARTITOP on page 4-7
- Test data register, UARTTDR on page 4-8.

# 4.4 Test register descriptions

This section describes the UART registers. The registers are described in Chapter 3 *Programmer's Model*. Table 4-1 on page 4-4 provides cross references to individual registers.

### 4.4.1 Test control register, UARTTCR

UARTTCR is the test control register. This general test register controls operation of the UART under test conditions. Table 4-2 shows the bit assignments for the UARTTCR.

**Table 4-2 UARTTCR register bits** 

| Bits | Name     | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|------|----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 16:3 | -        | Reserved, unpredictable when read.                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| 2    | SIRTEST  | SIR test enable. Setting this bit to 1 enables the receive data path during IrDa transmission (testing requires the SIR to be configured in full-duplex mode). This bit must be set to 1 to enable SIR system loop back testing, when the normal mode control register UARTCR bit 7, <i>Loop Back Enable</i> (LBE) has been set to 1.  Clearing this bit to 0 disables the receive logic when the SIR is transmitting (normal operation).  This bit defaults to 0 for normal operation (half-duplex operation). |
| 1    | TESTFIFO | Test FIFO enable. When this bit it 1, a write to the <b>UARTTDR</b> writes data into the receive FIFO, and reads from the <b>UARTTDR</b> reads data out of the transmit FIFO.  When this bit is 0, data cannot be read directly from the transmit FIFO or written directly to the receive FIFO (normal operation).  The reset value is 0.                                                                                                                                                                       |
| 0    | ITEN     | Integration test enable. When this bit is 1, the UART is placed in integration test mode, otherwise it is in normal mode.                                                                                                                                                                                                                                                                                                                                                                                       |

## 4.4.2 Integration test input read/set register, UARTITIP

UARTITIP is the integration test input read/set register. It is a a read/write register. In integration test mode it enables inputs to be both written to and read from. Table 4-3 shows the bit assignments for the UARTITIP.

**Table 4-3 UARTITIP register bits** 

| Bits | Name         | Description                                                                                                                                                                                           |
|------|--------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 16:8 | -            | Reserved, unpredictable when read.                                                                                                                                                                    |
| 7    | UARTTXDMACLR | Writes to this bit specify the value to be driven on the intra-chip input, UARTTXDMACLR, in the integration test mode.  Reads return the value of UARTTXDMACLR at the output of the test multiplexor. |
| 6    | UARTRXDMACLR | Writes to this bit specify the value to be driven on the intra-chip input, UARTRXDMACLR, in the integration test mode.  Reads return the value of UARTRXDMACLR at the output of the test multiplexor. |
| 5    | nUARTRI      | Reads return the value of the <b>nUARTRI</b> primary input.                                                                                                                                           |
| 4    | nUARTDCD     | Reads return the value of the <b>nUARTDCD</b> primary input.                                                                                                                                          |
| 3    | nUARTCTS     | Reads return the value of the <b>nUARTCTS</b> primary input.                                                                                                                                          |
| 2    | nUARTDSR     | Reads return the value of the <b>nUARTDSR</b> primary input.                                                                                                                                          |
| 1    | SIRIN        | Reads return the value of the <b>SIRIN</b> primary input.                                                                                                                                             |
| 0    | UARTRXD      | Reads return the value of the <b>UARTRXD</b> primary input.                                                                                                                                           |

## 4.4.3 Integration test output read/set register, UARTITOP

UARTITOP is the Integration test output read/set register. The primary outputs are read only and the intra-chip outputs are read/write. In integration test mode it enables outputs to be both written to and read from. Table 4-4 shows the bit assignments for the UARTITOP.

**Table 4-4 UARTITOP register bits** 

| Bits | Name          | Description                                                                                                             |
|------|---------------|-------------------------------------------------------------------------------------------------------------------------|
| 15   | UARTTXDMASREQ | Intra-chip output. Writes specify the value to be driven on the <b>UARTTXDMASREQ</b> line in the integration test mode. |
|      |               | Reads return the value of <b>UARTTXDMASREQ</b> at the output of the test multiplexor.                                   |
| 14   | UARTTXDMABREQ | Intra-chip output. Writes specify the value to be driven on the <b>UARTTXDMABREQ</b> line in the integration test mode. |
|      |               | Reads return the value of $\boldsymbol{UARTTXDMABREQ}$ at the output of the test multiplexor.                           |
| 13   | UARTRXDMASREQ | Intra-chip output. Writes specify the value to be driven on the <b>UARTRXDMASREQ</b> line in the integration test mode. |
|      |               | Reads return the value of $\textbf{UARTRXDMASREQ}$ at the output of the test multiplexor.                               |
| 12   | UARTRXDMABREQ | Intra-chip output. Writes specify the value to be driven on the <b>UARTDMABREQ</b> line in the integration test mode.   |
|      |               | Reads return the value of <b>UARTDMABREQ</b> at the output of the test multiplexor.                                     |
| 11   | UARTMSINTR    | Intra-chip output. Writes specify the value to be driven on the <b>UARTMSINTR</b> line in the integration test mode.    |
|      |               | Reads return the value of <b>UARTMSINTR</b> at the output of the test multiplexor.                                      |
| 10   | UARTRXINTR    | Intra-chip output. Writes specify the value to be driven on the <b>UARTRXINTR</b> line in the integration test mode.    |
|      |               | Reads return the value of <b>UARTRXINTR</b> at the output of the test multiplexor.                                      |
| 9    | UARTTXINTR    | Intra-chip output. Writes specify the value to be driven on the <b>UARTTXINTR</b> line in the integration test mode.    |
|      |               | Reads return the value of <b>UARTTXINTR</b> at the output of the test multiplexor.                                      |
| 8    | UARTRTINTR    | Intra-chip output. Writes specify the value to be driven on the <b>UARTRTINTR</b> line in the integration test mode.    |
|      |               | Reads return the value of <b>UARTRTINTR</b> at the output of the test multiplexor.                                      |
| 7    | UARTEINTR     | Intra-chip output. Writes specify the value to be driven on the <b>UARTEINTR</b> line in the integration test mode.     |
|      |               | Reads return the value of <b>UARTEINTR</b> at the output of the test multiplexor.                                       |

Table 4-4 UARTITOP register bits (continued)

| Bits | Name      | Description                                                                                                        |
|------|-----------|--------------------------------------------------------------------------------------------------------------------|
| 6    | UARTINTR  | Intra-chip output. Writes specify the value to be driven on the <b>UARTINTR</b> line in the integration test mode. |
|      |           | Reads return the value of <b>UARTINTR</b> at the output of the test multiplexor.                                   |
| 5    | nUARTOut2 | Primary output. Writes specify the value to be driven on the <b>nUARTOut2</b> line in the integration test mode.   |
| 4    | nUARTOut1 | Primary output. Writes specify the value to be driven on the <b>nUARTOut1</b> line in the integration test mode.   |
| 3    | nUARTRTS  | Primary output. Writes specify the value to be driven on the <b>nUARTRTS</b> line in the integration test mode.    |
| 2    | nUARTDTR  | Primary output. Writes specify the value to be driven on the <b>nUARTDTR</b> line in the integration test mode.    |
| 1    | nSIROUT   | Primary output. Writes specify the value to be driven on the <b>nSIROUT</b> line in the integration test mode.     |
| 0    | UARTTXD   | Primary output. Writes specify the value to be driven on the <b>UARTTXD</b> line in the integration test mode.     |

## 4.4.4 Test data register, UARTTDR

UARTTDR is the test data register. It enables data to be written into the receive FIFO and read out from the transmit FIFO for test purposes. This test function is enabled by the **TESTFIFO** signal, bit 1 of the test control register (UARTTCR). Table 4-5 shows the bit assignments for the UARTTDR.

Table 4-5 UARTTDR register bits

| Bits  | Name | Description                                                                                                          |
|-------|------|----------------------------------------------------------------------------------------------------------------------|
| 16:11 |      | Reserved, unpredictable when read                                                                                    |
| 10:0  | DATA | When the <b>TESTFIFO</b> signal is asserted, data is written into the receive FIFO and read out of the transmit FIFO |

## 4.5 Integration testing of block inputs

The following sections describe the integration testing for the block inputs:

- Intra-chip inputs
- *Primary inputs* on page 4-10.

### 4.5.1 Intra-chip inputs

Figure 4-1 explains the implementation details of the input integration test harness. The ITEN bit is used as the control bit for the multiplexor, which is used in the read path of the UARTTXDMACLR and UARTRXDMACLR intra-chip inputs. If the ITEN control bit is deasserted, the UARTTXDMACLR and UARTRXDMACLR intra-chip inputs are routed as the internal UARTTXDMACLR and UARTRXDMACLR inputs respectively, otherwise the stored register values are driven on the internal line. All other read only bits in the UARTITIP register are connected directly to the primary input pins.



Figure 4-1 Input integration test harness

When you run integration tests with the UART in a standalone test setup:

- Write a 1 to the ITEN bit in the control register. This selects the test path from the UARTITIP[7:6] register bits to the UARTRXDMACLR and UARTTXDMACLR signals.
- Write a 1 and then a 0 to each of the UARTITIP[7:6] register bits, and read the same register bits to ensure that the value written is read out.

When you run integration tests with the UART as part of an integrated system:

- Write a 0 to the ITEN bit in the control register. This selects the normal path from
  the external UARTRXDMACLR pin to the internal UARTRXDMACLR signal,
  and the path from the external UARTTXDMACLR pin to the internal
  UARTTXDMACLR pin.
- Write a 1 and then a 0 to the internal test registers of the DMA controller to toggle the UARTRXDMACLR signal connection between the DMA controller and the UART. Read from the UARTITIP[6] register bit to verify that the value written into the DMA controller, is read out through the UART. Similarly, write a 1 and then a 0 to the internal registers of the DMA controller to toggle the UARTTXDMACLR signal connection between the DMA controller and the UART. Read from the UARTITIP[7] register bit to verify that the value written into the DMA controller, is read out through the UART.

#### 4.5.2 Primary inputs

The primary inputs are tested using the integration vector trickbox by looping back primary outputs as follows:

- UARTTXD to UARTRXD
- nSIROUT to SIRIN
- nUARTRTS to nUARTCTS
- nUARTOUT1 to nUARTDCD
- nUARTDTR to nUARTDSR
- nUARTOUT2 to nUARTRI.

Write a 1 to the ITEN bit in the control register. 1s and 0s are driven onto the primary output lines through the UARTITOP register bits [5:0], and read back through the UARTITIP register bits [5:0].

## 4.6 Integration testing of block outputs

The following sections describe the integration testing for the block outputs:

- Intra-chip outputs
- *Primary outputs* on page 4-12.

### 4.6.1 Intra-chip outputs

Use this test for the following outputs:

- UARTTXDMASREQ
- UARTTXDMABREQ
- UARTRXDMASREQ
- UARTRXDMABREO
- UARTINTR
- UARTMSINTR
- UARTRXINTR
- UARTTXINTR
- UARTRTINTR
- UARTEINTR.

When you run integration tests with the UART in a standalone test setup:

- Write a 1 to the ITEN bit in the control register. This selects the test path from the UARTITOP0[15:6] register bits to the intra-chip output signals.
- Write a 1 and then a 0 to the UARTITOP0[15:6] register bits, and read the same register bits to verify that the value written is read out.

When you run integration tests with the UART as part of an integrated system:

- Write a 1 to the ITEN bit in the control register. This selects the test path from the UARTITOP0[15:6] register bits to the intra-chip output signals.
- Write a 1 and then a 0 to the UARTITOP0[15:6] register bits to toggle the signal connections between the DMA controller/interrupt controller and the UART. Read from the internal test registers of the DMA controller/interrupt controller to verify that the value written into the UARTITOP0[15:6] register bits is read out through the UART.

Figure 4-2 on page 4-12 explains the implementation details of the output integration test harness for intra-chip outputs.



Figure 4-2 Output integration test harness, intra-chip outputs

## 4.6.2 Primary outputs

Integration testing of primary outputs and primary inputs is carried out using the integration vector trickbox. Use this test for the following outputs:

- UARTTXD
- nSIROUT
- nUARTDTR
- nUARTRTS
- nUARTOut1
- nUARTOut2.

Verify the primary input and output pin connections as follows:

The primary output pins (listed above) are looped back to the primary input pins through the integration vector trickbox.

- All the primary outputs can be accessed through the UARTITOP register.
   Different data patterns are written to the output pins using the UARTITOP registers.
- The looped back data is read back through the UARTTIP register.

Figure 4-3 on page 4-13 explains the implementation details of the output integration test harness in the case of primary outputs.



Figure 4-3 Output integration test harness, primary outputs

# 4.7 Integration test summary

Table 4-6 summarizes the integration test strategy for all UART pins.

**Table 4-6 Integration test strategy** 

| Name          | Туре   | Source/<br>destination | Test strategy                             |
|---------------|--------|------------------------|-------------------------------------------|
| PRESETn       | Input  | Reset controller       | Not tested using integration test vectors |
| PADDR[11:2]   | Input  | APB                    | Register read/write                       |
| PCLK          | Input  | APB                    | Register read/write                       |
| PENABLE       | Input  | APB                    | Register read/write.                      |
| PRDATA[15:0]  | Output | APB                    | Register read/write                       |
| PSEL          | Input  | APB                    | Register read/write                       |
| PWDATA[15:0]  | Input  | APB                    | Register read/write                       |
| PWRITE        | Input  | APB                    | Register read/write                       |
| UARTCLK       | Input  | Clock generator        | Not tested using integration test vectors |
| nUARTRST      | Input  | Reset controller       | Not tested using integration test vectors |
| UARTMSINTR    | Output | Interrupt controller   | Using UARTITOP register                   |
| UARTRXINTR    | Output | Interrupt controller   | Using UARTITOP register                   |
| UARTTXINTR    | Output | Interrupt controller   | Using UARTITOP register                   |
| UARTRTINTR    | Output | Interrupt controller   | Using UARTITOP register                   |
| UARTEINTR     | Output | Interrupt controller   | Using UARTITOP register                   |
| UARTTXDMASREQ | Output | DMA controller         | Using UARTITOP register                   |
| UARTRXDMASREQ | Output | DMA controller         | Using UARTITOP register                   |
| UARTTXDMABREQ | Output | DMA controller         | Using UARTITOP register                   |
| UARTRXDMABREQ | Output | DMA controller         | Using UARTITOP register                   |
| UARTTXDMACLR  | Input  | DMA controller         | Using UARTITIP register                   |
| UARTRXDMACLR  | Input  | DMA controller         | Using UARTITIP register                   |
| UARTINTR      | Output | Interrupt controller   | Using UARTITOP register                   |

Table 4-6 Integration test strategy (continued)

| Name        | Туре   | Source/<br>destination | Test strategy                                                         |
|-------------|--------|------------------------|-----------------------------------------------------------------------|
| SCANENABLE  | Input  | Test controller        | Not tested using integration test vectors                             |
| SCANINPCLK  | Input  | Test controller        | Not tested using integration test vectors                             |
| SCANINUCLK  | Input  | Test controller        | Not tested using integration test vectors                             |
| SCANOUTPCLK | Output | Test controller        | Not tested using integration test vectors                             |
| SCANOUTUCLK | Output | Test controller        | Not tested using integration test vectors                             |
| nUARTCTS    | Input  | PAD                    | Using integration vector trickbox and UARTITIP and UARTITOP registers |
| nUARTDCD    | Input  | PAD                    | Using integration vector trickbox and UARTITIP and UARTITOP registers |
| nUARTDSR    | Input  | PAD                    | Using integration vector trickbox and UARTITIP and UARTITOP registers |
| nUARTRI     | Input  | PAD                    | Using integration vector trickbox and UARTITIP and UARTITOP registers |
| UARTRXD     | Input  | PAD                    | Using integration vector trickbox and UARTITIP and UARTITOP registers |
| SIRIN       | Input  | PAD                    | Using integration vector trickbox and UARTITIP and UARTITOP registers |
| UARTTXD     | Output | PAD                    | Using integration vector trickbox and UARTITIP and UARTITOP registers |
| nSIROUT     | Output | PAD                    | Using integration vector trickbox and UARTITIP and UARTITOP registers |
| nUARTDTR    | Output | PAD                    | Using integration vector trickbox and UARTITIP and UARTITOP registers |
| nUARTRTS    | Output | PAD                    | Using integration vector trickbox and UARTITIP and UARTITOP registers |
| nUARTOut1   | Output | PAD                    | Using integration vector trickbox and UARTITIP and UARTITOP registers |
| nUARTOut2   | Output | PAD                    | Using integration vector trickbox and UARTITIP and UARTITOP registers |

Programmer's Model for Test

# Appendix A **Signal Descriptions**

This appendix describes the signals that interface with the UART block. It contains the following sections:

- *AMBA APB signals* on page A-2
- On-chip signals on page A-3
- Signals to pads on page A-5.

# A.1 AMBA APB signals

The UART module is connected to the AMBA APB as a bus slave. AMBA APB signals have a **P** prefix and are active HIGH. Active LOW signals contain a lower case **n**. The AMBA APB signals are described in Table A-1.

Table A-1 AMBA APB signal descriptions

| Name         | Туре   | Source/<br>destination | Description                                                                                                                                                                   |
|--------------|--------|------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| PRESETn      | Input  | Reset controller       | Bus reset signal, active LOW.                                                                                                                                                 |
| PADDR[11:2]  | Input  | APB                    | Subset of AMBA APB address bus.                                                                                                                                               |
| PCLK         | Input  | APB                    | AMBA APB clock, used to time all bus transfers.                                                                                                                               |
| PENABLE      | Input  | APB                    | AMBA APB enable signal. <b>PENABLE</b> is asserted HIGH for one cycle of <b>PCLK</b> to enable a bus transfer.                                                                |
| PRDATA[15:0] | Output | APB                    | Subset of unidirectional AMBA APB read data bus.                                                                                                                              |
| PSEL         | Input  | APB                    | UART and SIR ENDEC select signal from decoder. When set to 1 this signal indicates the slave device is selected by the AMBA APB bridge, and that a data transfer is required. |
| PWDATA[15:0] | Input  | APB                    | Subset of unidirectional AMBA APB write data bus.                                                                                                                             |
| PWRITE       | Input  | APB                    | AMBA APB transfer direction signal, indicates a write access when HIGH, read access when LOW.                                                                                 |

A-2

## A.2 On-chip signals

A free-running reference clock, **UARTCLK**, must be provided. By default it is assumed to be asynchronous to **PCLK**. The **UARTCLK** clock must have a frequency between 1.42MHz to 542.72MHz to ensure that the low-power mode transmit pulse duration complies with the IrDA SIR specification.

The reset inputs are asynchronously asserted but synchronously removed for each of the clock domains within the UART. This ensures that logic is reset even if clocks are not present, to avoid any static power consumption problems at power up. Each clock domain has a individual reset to simplify the process of inserting scan test cells.

The on-chip signals required in addition to the AMBA APB signals are shown in Table A-2.

Table A-2 On-chip signal descriptions

| Name          | Туре   | Source/<br>destination | Description                                                                                                                                                                                           |
|---------------|--------|------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| UARTCLK       | Input  | Clock generator        | UART reference clock.                                                                                                                                                                                 |
| nUARTRST      | Input  | Reset controller       | UART reset signal to <b>UARTCLK</b> clock domain, active LOW. The reset controller must use <b>PRESETn</b> to assert <b>nUARTRST</b> asynchronously but negate it synchronously with <b>UARTCLK</b> . |
| UARTMSINTR    | Output | Interrupt controller   | UART modem status interrupt (active HIGH).                                                                                                                                                            |
| UARTRXINTR    | Output | Interrupt controller   | UART receive FIFO interrupt (active HIGH).                                                                                                                                                            |
| UARTTXINTR    | Output | Interrupt controller   | UART transmit FIFO interrupt (active HIGH).                                                                                                                                                           |
| UARTRTINTR    | Output | Interrupt controller   | UART receive timeout interrupt (active HIGH).                                                                                                                                                         |
| UARTEINTR     | Output | Interrupt controller   | UART error interrupt (active HIGH).                                                                                                                                                                   |
| UARTINTR      | Output | Interrupt controller   | UART interrupt (active HIGH).  A single combined interrupt generated as an OR function of the five individually maskable interrupts above.                                                            |
| UARTTXDMASREQ | Output | DMA controller         | UART transmit DMA single request (active HIGH).                                                                                                                                                       |
| UARTRXDMASREQ | Output | DMA controller         | UART receive DMA single request (active HIGH).                                                                                                                                                        |
| UARTTXDMABREQ | Output | DMA controller         | UART transmit DMA burst request (active HIGH).                                                                                                                                                        |
| UARTRXDMABREQ | Output | DMA controller         | UART receive DMA burst request (active HIGH).                                                                                                                                                         |

Table A-2 On-chip signal descriptions (continued)

| Name         | Туре   | Source/<br>destination | Description                                                                                                                                                                                                           |
|--------------|--------|------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| UARTTXDMACLR | Input  | DMA controller         | DMA request clear, asserted by the DMA controller to clear<br>the transmit request signals. If DMA burst transfer is<br>requested, the clear signal is asserted during the transfer of the<br>last data in the burst. |
| UARTRXDMACLR | Input  | DMA controller         | DMA request clear, asserted by the DMA controller to clear<br>the receive request signals. If DMA burst transfer is requested,<br>the clear signal is asserted during the transfer of the last data<br>in the burst.  |
| SCANENABLE   | Input  | Test controller        | UART scan enable signal for both clock domains.                                                                                                                                                                       |
| SCANINPCLK   | Input  | Test controller        | UART input scan signal for the PCLK domain.                                                                                                                                                                           |
| SCANINUCLK   | Input  | Test controller        | UART input scan signal for the UARTCLK domain.                                                                                                                                                                        |
| SCANOUTPCLK  | Output | Test controller        | UART output scan signal for the PCLK domain.                                                                                                                                                                          |
| SCANOUTUCLK  | Output | Test controller        | UART output scan signal for the UARTCLK domain.                                                                                                                                                                       |

# A.3 Signals to pads

Table A-3 describes the signals from the UART and IrDA SIR ENDEC to input/output pads of the chip. You must make proper use of the peripheral pins to meet the exact interface requirements.

Table A-3 Pad signal descriptions

| Name      | Туре   | Pad type | Description                                                                                                                                                                                                                  |
|-----------|--------|----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| nUARTCTS  | Input  | PAD      | UART Clear To Send modem status input, active LOW. The condition of this signal can be read from the UARTFR register.                                                                                                        |
| nUARTDCD  | Input  | PAD      | UART Data Carrier Detect modem status input, active LOW. The condition of this signal can be read from the UARTFR register.                                                                                                  |
| nUARTDSR  | Input  | PAD      | UART Data Set Ready modem status input, active LOW. The condition of this signal can be read from the UARTFR register.                                                                                                       |
| nUARTRI   | Input  | PAD      | UART Ring Indicator modem status input, active LOW. The condition of this signal can be read from the UARTFR register.                                                                                                       |
| UARTRXD   | Input  | PAD      | UART Received Serial Data input.                                                                                                                                                                                             |
| SIRIN     | Input  | PAD      | SIR Received Serial Data Input.  In the idle state, the signal remains in the marking state 1. When a light pulse is received which represents a logic 0, this signal is a 0.                                                |
| UARTTXD   | Output | PAD      | UART Transmitted Serial Data output. Defaults to the marking state 1, when reset.                                                                                                                                            |
| nSIROUT   | Output | PAD      | SIR Transmitted Serial Data Output, active LOW. In the idle state, this signal remains 0 (the marking state). When this signal is set to 1, an infrared light pulse is generated which represents a logic 0 (spacing state). |
| nUARTDTR  | Output | PAD      | UART Data Terminal Ready modem status output, active LOW. The reset value is 0.                                                                                                                                              |
| nUARTRTS  | Output | PAD      | UART Request to Send modem status output, active LOW. The reset value is 0.                                                                                                                                                  |
| nUARTOut1 | Output | PAD      | UART Out1 modem status output, active LOW. The reset value is 0.                                                                                                                                                             |
| nUARTOut2 | Output | PAD      | UART Out2 modem status output, active LOW. The reset value is 0.                                                                                                                                                             |

Signal Descriptions